# MITSUBISHI PROGRAMMABLE CONTROLLER SELECTION OF THE PROGRAMMABLE CONTROLLER LES CONTROL User's Manual Computer link/multidrop link module type AJ71UC24 (Supplement) > CATALOG #JUM-454 \$15.00 a Laurata | - | | | |---|---|---| | | | | | | | | | | | | | | | | | | | | | | ÷ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # **REVISIONS** | *The manual number is given on the bottom left of the back cover | | | |------------------------------------------------------------------|-----------------|---------------| | Print Date | *Manual Number | Revision | | Dec., 1993 | IB (NA) 66454-A | First edition | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # INTRODUCTION Thank you for choosing the Mitsubishi MELSEC-A Series of General Purpose Programmable Controllers. Please read this manual carefully so that the equipment is used to its optimum. A copy of this manual should be forwarded to the end User. # CONTENTS # **COMMON INFORMATION** | 1. | G | ENERAL | L DESCRIPTION1 – 1 | ~ 1 – 5 | |----|-------------|---------|------------------------------------------------------------------------------|---------| | | 1.1 | Conte | ents of This Manual | 1 – 2 | | | 1.2 | Featu | ıres | 1 – 3 | | | | 1.2.1 | Control operations using the multidrop link function | 1 – 4 | | 2. | S | YSTEM ( | CONFIGURATIONS2 – 1 | ~ 2 – 7 | | | 2.1 | Overa | all Configuration | 2 – 1 | | | 2.2 | Applic | cable Systems | 2 2 | | | 2.3 | | em Configurations and Available Functions (When Using the Computer Linktion) | | | | | 2.3.1 | 1:1 ratio of an external device (computer, etc.) to a PC CPU | | | | | 2.3.2 | 1 : n ratio of an external device (computer, etc.) to PC CPUs | | | | | 2.3.3 | 2:1 ratio of external devices (computer, etc.) to a PC CPU | | | | | 2.3.4 | 2 : n ratio of external devices (computer, etc.) to PC CPUs | | | | | 2.3.5 | m: n ratio of external devices (computer, etc.) to PC CPUs | | | | 2.4 | When | Selecting a Multidrop Link Function | 2 – 4 | | | | 2.4.1 | When using an AJ71UC24 as a master station | 2 – 4 | | | | 2.4.2 | When using an AJ71UC24 as a local station | 2 – 5 | | | 2.5 | When | Using a Multidrop Link Function and a Computer Link Function | | | | | | taneously | | | | 2.6 | Preca | autions Regarding System Configurations | 2 – 7 | | CO | MP | UTER LI | INK FUNCTION | | | 3. | SF | PECIFIC | ATIONS3 – 1 ~ | 3 – 30 | | | 3.1 | | ral Specifications | | | | 3.2 | | rmance Specifications | | | | Ų. <b>Z</b> | 3.2.1 | Transmission specifications | | | | | 3.2.2 | RS-232C connector specifications | | | | | 3.2.3 | RS-422/485 interface specifications | | | | | 3.2.4 | RS-422 cable specifications | | | ; | 3.3 | Data ( | Communications Functions | 3 – 4 | | | | 3.3.1 | Functions available using dedicated protocols and commands | | | | | 3.3.2 | Functions available in the no-protocol mode | .3 – 11 | | | | 3.3.3 | Functions available in the bidirectional mode | .3 – 11 | | | | 3.3.4 | Transmission error data read function | .3 – 11 | | ; | 3.4 | Mode | Switching Function During Computer Link Operations | .3 – 11 | | | | 3.4.1 | Precautions when mode switching | .3 – 12 | | | | 3.4.2 | Procedure for switching the mode from an external device | | | | | 3.4.3 | Procedure for switching the mode from a PC CPU | | | ; | 3.5 | | Communications Transmission Control Function | | | : | 3.6 | I/O Sig | gnals List for CPU | .3 – 24 | | | 3.7 | Buffer Memory Applications and Allocation | .3 – 27 | |----|---------|-------------------------------------------------------------------------------------|---------| | 4. | SE | ETTINGS AND PROCEDURES BEFORE OPERATION4 – 1 | ~ 4 – 9 | | | 4.1 | Settings and Procedures before Operation | 4 – 1 | | | 4.2 | Nomenclature and LED Signals and Dispalys | 4 – 2 | | | | 4.2.1 Nomenclature | | | | | 4.2.2 LED signals and displays | 4 – 3 | | | 4.3 | Settings | 4 – 5 | | | | 4.3.1 Setting the dedicated protocol, no-protocol mode, or bidirectional mode. | 4 – 5 | | | | 4.3.2 Setting of transmission specifications, main channels and terminal resistance | 4 – 5 | | | | 4.3.3 Station number setting | | | | | 4.3.4 Terminal resistance connections | 4 – 7 | | | 4.4 | Loading and Installation | 4 – 8 | | | | 4.4.1 Handling instructions | 4 – 8 | | | | 4.4.2 Installation environment | 4 – 8 | | | 4.5 | External Wiring | 4 – 8 | | | | 4.5.1 Precautions during wiring | 4 – 8 | | | | 4.5.2 Connecting the RS-232C connectors | 4 – 8 | | | | 4.5.3 Connecting the RS-422/485 connectors | 4 – 9 | | | | 4.5.4 Connecting a multidrop link and setting modes and terminal resistance. | 4 – 9 | | | 4.6 | Self-loopback Test | 4 – 9 | | | 4.7 | Loopback Test | 4 – 9 | | | 4.8 | Maintenance and Inspection | 4 – 9 | | 5. | HA | ALF-DUPLEX COMMUNICATIONS USING THE RS-232C INTERFACE | 5 – 1 | | 6. | | ATA COMMUNICATIONS USING AN M:N MULTIDROP LINK | | | | | | | | 7. | IN<br>M | ITIAL SETTING OF TRANSMISSION CONTROL DATA TO BUFFER EMORY7 – 1 | ~ 7 – 8 | | | 7.1 | Setting RS-232C CD Terminal Check Enable/Disable | | | | 7.1 | Setting the Transmission Method for RS-232C | | | | 7.2 | Reading Transmission Error Data | | | | 7.3 | Settings in the No-Protocol Mode | | | | 7.5 | Settings in the Bidirectional Mode | | | | 7.6 | Mode Switching Setting | | | | 7.0 | 7.6.1 Reading in the mode setting state | | | | | 7.6.2 Mode switching designation | | | | 7.7 | Transmission Control Setting | | | | 7.7 | Reading RS-232C Signal Data | | | | 7.9 | Reading the Mode Setting Switch/Station Number Setting Switch Status | | | | 7.10 | · · · · · · · · · · · · · · · · · · · | | | 8. | | OMMUNICATIONS USING DEDICATED PROTOCOLS8 – 1 ~ | | | Ψ. | - | | | | | 8.1 | Data Flow in Communications with Dedicated Protocols | | | | 8.2 | Programming Highs | × _ 1 | | | 8.2.1 | To write data to the special applications area in buffer memory | 8 | 1 | |------|--------|--------------------------------------------------------------------------|------------|---| | | 8.2.2 | PC CPU operation during data communications | 8 – | 1 | | | 8.2.3 | Precautions during data communications | 8 – | 1 | | 8.3 | Basic | s of Dedicated Protocol Control Procedures | 8 – | 1 | | 8.4 | Basic | Formats of Dedicated Protocol | 8 – | 1 | | | 8.4.1 | Control format 1 | 8 – | 1 | | | 8.4.2 | Control format 2 | 8 – | 1 | | | 8.4.3 | Control format 3 | 8 – | 1 | | | 8.4.4 | Control format 4 | 8 – | 1 | | | 8.4.5 | Setting protocol data | 8 – | 2 | | 8.5 | Trans | mission Sequence Timing Charts and Communications Time | 8 – | 3 | | 8.6 | Chara | acter Area Data Transmission | 8 <b>–</b> | 4 | | 8.7 | Devic | e Memory Read/Write | 8 – | 5 | | | 8.7.1 | Commands and device ranges | 8 – | 5 | | | 8.7.2 | Batch read in units of bits | 8 – | 8 | | | 8.7.3 | Batch read in units of words | 8 – | 8 | | | 8.7.4 | Batch write in units of bits | 8 – | 8 | | | 8.7.5 | Batch write in units of words | 8 – | 8 | | | 8.7.6 | Testing device memory in units of bits (random write) | 8 – | 8 | | | 8.7.7 | Testing device memory in units of words (random write) | 8 – | 8 | | | 8.7.8 | Monitoring device memory | 8 – | 8 | | 8.8 | Exten | sion File Register Read and Write | 8 – | 8 | | | 8.8.1 | ACPU common commands and addresses | 8 - | 8 | | | 8.8.2 | AnA dedicated commands and device numbers | 8 – | 8 | | | 8.8.3 | Precautions during extension file register read /write | 8 | 8 | | | 8.8.4 | Batch read of the extension file register (ACPU common command) | 8 – | 9 | | | 8.8.5 | Batch write of the extension file register (ACPU common command) | 8 – | 9 | | | 8.8.6 | Direct read of the extension file register (AnACPU dedicated command) | 8 – | 9 | | | 8.8.7 | Direct write of the extension file register (AnACPU dedicated command) | 8 – | 9 | | | 8.8.8 | Testing (random write) the extension file register (ACPU common command) | 8 – | 9 | | | 8.8.9 | Monitoring the extension file register | | | | 8.9 | Buffer | r Memory Read and Write | 8 – | 9 | | 8.10 | Speci | al Function Module Buffer Memory Read and Write | 8 – | 9 | | 8.11 | Remo | te Run/Stop of PC CPU and Reading PC CPU Model Name | 8 – | 9 | | | 8.11.1 | Commands | 8 – | 9 | | | 8.11.2 | Remote RUN/STOP | .8 – 1 | 0 | | | 8.11.3 | Reading PC CPU model name | .8 – 1 | 0 | | | 8.11.4 | Reading PC CPU model name and its code | .8 – 1 | 0 | | 8.12 | Progra | am Read/Write | .8 – 1 | 1 | | | 8.12.1 | Precautions during program read/write | .8 – 1 | 1 | | | 8.12.2 | Program read/write control procedures | .8 – 1 | 2 | | | 8.12.3 | Parameter memory read/write | .8 – 1 | 2 | | | 8.12.4 | Sequence program read/write | .8 – 1 | 2 | | | 8.12.5 | Microcomputer program read/write | .8 – 1 | 3 | | | 8.12.6 | Comment memory read/write | .8 – 1 | 3 | | | 8<br>8.13 | .12.7 Extension comment memory read/write | | |----|-----------|-------------------------------------------------------------------------------------------|--------------| | | 8.14 | On-demand Function | - 13 | | | 8.15 | Loopback Test | <b>– 13</b> | | 9. | CON | MMUNICATIONS WITH A COMPUTER IN THE NO-PROTOCOL MODE9 | ) <b>–</b> 1 | | | 9.1 | Basics of the No-Protocol Mode9 | | | | 9.2 | Handshake I/O Signals9 | | | | 9.3 | Programming Hints9 | | | | | 9.3.1 To write data to the special applications area in buffer memory9 | | | | | 9.3.2 Precautions during data communications | | | | 9.4 | Basic Program to Read/Write Buffer Memory9 | | | | 9.5 | Receiving Data in the No-Protocol Mode (External Device → AJ71UC24)9 | | | | 9.6 | Sending Data in the No-Protocol Mode (AJ71UC24 → External Device)9 | 9-1 | | 1( | o. COI | MMUNICATIONS IN THE BIDIRECTIONAL MODE | | | | 10.1 | Bidirectional Mode Basics10 | | | | 10.2 | Handshake Signals and Buffer Memory | | | | | Programming Hints | ) — 1 | | | 1 | 10.3.1 System configuration and communications mode for bidirectional mode communications | ) – 1 | | | 1 | 10.3.2 To write data to the special applications area in buffer memory | ) - 1 | | | 1 | 10.3.3 Precautions during data communications | | | | 10.4 | Bidirectional Control Procedure Basics | | | | 10.5 | Bidirectional Communications Basics10 | | | | 10.6 | Processing an AJ71UC24 for Simultaneous Send in Full-Duplex Mode | | | | 10.7 | Basic Program to Read/Write Buffer Memory10 | | | | 10.8 | Receiving Data in the Bidirectional Mode (Computer → AJ71UC24)10 | | | | 10.9 | Transmitting Data in the Bidirectional Mode (AJ71UC24 → Computer) | ) – 1 | | 1 | 1. TR( | OUBLESHOOTING11 – 1 ~ 11 | 1 – 4 | | | 11.1 | NAK Error Codes with Dedicated Protocols11 | | | | 11.2 | Bidirectional Mode Error Codes11 | | | | 11.3 | Troubleshooting | 1 – 4 | | M | IULTID | ROP LINK FUNCTION | | | 1: | 2. SPI | ECIFICATIONS FOR MULTIDROP LINK FUNCTION12 – 1 ~ 12 | 2 – 4 | | | 12.1 | Transmission Specifications12 | 2 – 1 | | | 12.2 | RS-422/485 Interface Specifications | | | | 12.3 | RS-422 Cable Specifications12 | 2 – 2 | | 1 | 3. SE | TTINGS AND PROCEDURES BEFORE OPERATION13 – 1 $\sim$ 13 | 3 – 9 | | | 13.1 | Settings and Procedures before Operation13 | 3 – 1 | | | 13.2 | Nomenclature and LED Signals and Displays13 | | | | | 13.2.1 Nomenclature 1: | | | 13.2.2 LED signals and displays | | |------------------------------------------------------------------------------------------------------------|------------------| | 13.3 Settings | | | 13.3.1 Setting master/local station | | | 13.3.2 Settings of transmission specifications | | | 13.3.3 Station number setting | | | 13.3.4 Connection of terminal resistance | | | 13.4 External Wiring | | | 13.4.1 Multidrop link connection | | | 13.5 Self-loopback Test | | | 13.5.1 Procedure to carry out self-loopback test | | | 13.5.2 Self-loopback test operations | | | 14. AJ71UC24 MASTER STATION | 14 – 1 ~ 14 – 37 | | | | | 14.1 Functions | | | 14.2 I/O Signals List for PC CPU | | | 14.3 Buffer Memory | | | 14.3.1 Accessed slave station/transmission priority | | | 14.3.2 Number of communication data bits | • | | 14.3.3 Maximum number of transmission points setting area | | | 14.3.4 Off-communication station setting area | | | 14.3.5 Communication data area | | | 14.3.6 Faulty slave station indication | | | 14.3.7 Communication time | | | 14.3.8 Return request | | | 14.4 Data Communications Methods with Slave Stations with the M Communications Point Setting of 256 Points | | | 14.4.1 Communication with A0J2C25 | | | 14.4.2 Communication with local station (AJ71UC24) | | | 14.5 Data Communication with Slave Stations when the Maximum | | | Transmission Points is Set at 512 | | | 14.5.1 Communication with A0J2C25 | 14 – 16 | | 14.5.2 Communication with local station (AJ71UC24) | 14 – 20 | | 14.6 AJ71UC24 Control | 14 – 22 | | 14.7 Error Control | 14 – 23 | | 14.7.1 Pre-transmission error processing | 14 – 23 | | 14.7.2 Data transmission error processing | 14 – 24 | | 14.8 Off-communication Control | 14 – 26 | | 14.9 Transmission Delay Time | 14 – 28 | | 14.10 Transmission Stop Detection Time | 14 – 28 | | 14.11 Programming | 14 – 29 | | 14.11.1 Notes on programming | 14 – 29 | | 14.11.2 Initial data write | 14 – 30 | | 14.11.3 Start-up and error reset | 14 – 31 | | 14.11.4 Transmission data write | 14 – 32 | | 14.11.5 Received data read | 14 – 34 | | 14.11.6 Off-communication station set/cancel program | | · | 15. MULTIDE | ROP LOCAL STATION | .15 – 1 ~ 15 – 10 | |------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | 15.2 Inpu<br>15.3 Buffe<br>15.3.1<br>15.3.2<br>15.3.3<br>15.4 AJ71<br>15.5 Erro<br>15.5.1<br>15.5.2<br>15.6 Prog | Number of bits received/transmitted Communication data IUC24 Control r Control Pre-transmission error processing Data transmission error processing ramming Notes on programming | | | 16. TROUBL | ESHOOTING (MULTIDROP LINK FUNCTIONS) | 16 – 1 ~ 16 – 7 | | 16.2 Erro<br>16.3 Trou<br>16.3.1<br>16.3.2<br>16.3.3<br>16.3.4 | r Codes (Master Station) r Codes (Local Station) bleshooting OFF Troubleshooting flow chart RUN LED turns OFF L2 LED turns ON L3 LED turns ON | | | APPENDIX 1 | EXTERNAL VIEW | APP 1 | | APPENDIX 2 | PRECAUTIONS CONCERNING COMPATIBILITY AND THE USE EXISTING PROGRAMS PREPARED FOR THE AJ71C24-S8 COLINK MODULE 2.1 Compatibility 2.2 Precautions When Using Existing Programs 2.3 Function Comparison | MPUTER<br>APP – 2<br>APP – 2 | | APPENDIX 3 | ASCII CODE TABLE | APP – 3 | | APPENDIX 4 | COMMUNICATIONS TIME BETWEEN A PC CPU AND AN AJ71 | UC24APP – 3 | | APPENDIX 5 | SPECIAL FUNCTION MODULE BUFFER MEMORY ADDRESSE | S APP – 6 | | APPENDIX 6 | PRECAUTIONS DURING COMMUNICATIONS WHEN USING REINTERFACE | | | APPENDIX 7 | SEQUENCE PROGRAM EXAMPLES SHOWING HOW TO OUT | | | APPENDIX 8 | EXAMPLE OF A SEQUENCE PROGRAM FOR DATA COMMUNICATION IN THE BIDIRECRTIONAL MODE | | |------------|---------------------------------------------------------------------------------|-------| | APPENDIX 9 | AJ71UC24 SETTING RECORD FORM | APP 7 | . # **COMMON INFORMATION** This part describes the the system configuration, general specifications, checks before test operation, and other information common to the operation of the AJ71UC24 when it is used as a computer link module or multidrop link function module. ### 1. GENERAL DESCRIPTION This User's Manual describes how to use the AJ71UC24 type computer link/multidrop module (hereinafter called the AJ71UC24). This manual covers the specifications and functions that cannot be found in the User's Manual for the AJ71C24-S8 computer link module (IB-66360). For specifications and functions not contained herein, see the User's Manual for the AJ71C24-S8 prior to use of the AJ71UC24. The AJ71UC24 is a modified version of the conventional AJ71C24-S8, equipped with an inexpensive multidrop link function using an RS-422/485 interface. The following terminal resistances are packed with the module: - 330 Ω, 1/2 W (for RS-422 communications) - 110 Ω, 1/2 W (for RS-485 communications) ### 1.1 Contents of This Manual This manual contains the information that is different from the contents of the AJ71C24-S8 User's Manual. Each section number in this manual corresponds to that in the AJ71C24-S8 User's Manual. Listed below are the section numbers with contents different from those in the AJ71C24-S8 User's Manual. When you reach such section numbers in the AJ71C24-S8 User's Manual, replace them with or refer to the contents of this manual. - (1) The terms which should be replaced in referring to the AJ71C24-S8 User's Manual - AJ71C24-S8 .... AJ71UC24 - RS-422 . . . . . . . . . RS-422/485 - (2) Section numbers with different contents - 2.4 System Configurations (When Selecting a Multidrop Link Function) - 2.5 When Using a Multidrop Link Function and a Computer Link Function Simultaneously - 3.2.3 RS-422/485 interface - 3.3.1 Functions available using dedicated protocols and commands - 3.4 Mode Switching Function While the Computer Link Module is Operating - 3.6 I/O Signals List for CPU - 3.7 Buffer Memory Applications and Allocation - 4.2 Nomenclature and LED Signals and Displays - 4.3.4 Terminal resistance connections - 8.11 Remote Run/Stop of PC CPU and Reading PC CPU Model Name - 11.1 NAK Error Codes with Dedicated Protocols - 12 to 16 MULTIDROP LINK FUNCTION ### REMARK The section numbers in Chapter 1 and Appendix do not match those in the AJ71C24-S8 User's Manual. ### 1.2 Features (1) Storing switch settings in buffer memory The settings of the switches (mode setting, station number setting and transmission specification setting) on the face of the AJ71UC24 and the RS-232C signal data can be read out of the buffer memory to check. (2) Multidrop link function added For the multidrop link function, a flexible, inexpensive input/output signal communications system using an RS-422/485 interface can be set up. This function permits input/output signal communications between a master station and local or remote stations. Up to eight local or remote stations are connectable to a master station. - (a) When using the AJ71UC24 as a master station - 1) A total of eight slave stations (local station: AJ71UC24, A1SJ71C24-R4, A0J2-C214 (S1), remote station: A0J2C25) can be connected to a master station. - 2) Up to eight AJ71UC24s can be set as master stations with a PC CPU. - 3) The transmission speed in the link, the total extension distance, and the maximum number of link points are 38400 BPS, 500 m, and 512 points (maximum 128 input points and 128 output points per slave station) respectively. - 4) If a linking slave station is down, it can be disconnected from the link system to continue normal data link operations or discontinue data transmission to the entire link system. - 5) A designated slave station can be isolated (which means the data to be transferred to and from the station will be all OFF). - (b) When using the AJ71UC24 as a local station - 1) The AJ71C22 (S1), AJ71UC24, A1SJ71C24-R4 or A0J2-C214 (S1) can be used as the master station. - 2) A total of eight AJ71UC24s are connectable as local stations to a master station. - 3) The maximum transmission speed in the link is 38400 BPS, however, the maximum number of link points depends on the allocation in the master station. ## 1.2.1 Control operations using the multidrop link function The multidrop link function controls the following operations: - (1) When an AJ71UC24 is used as a master station - (a) Writing the bit device status in the PC CPU (master station) to the buffer using a TO instruction. - (b) Writing data via the RS-422 cable to the buffer in a local station. - (c) Reading receive data (in the buffer) in the PC CPU using a FROM instruction. - (d) Writing the bit device status in the PC CPU (local station) to the buffer using a TO instruction. - (e) Writing data (in the local or remote station) via the RS-422 cable to the buffer in a master station. - (f) Reading receive data (in the buffer) in the PC CPU using a FROM instruction. - (g) Outputting send data in the buffer (in a master station) to the buffer in a remote station. - (h) Writing data (input from an external device) as the received data to the buffer in a master station. - (2) When an AJ71UC24 is used as a local station - (a) Writing the bit device status in the PC CPU (local station) to the buffer using a TO instruction. - (b) Writing data via the RS-422 cable to the buffer in a master station. - (c) Reading receive data (in the buffer) in the PC CPU using a FROM instruction. - (d) Writing the bit device status in the PC CPU (master station) to the buffer using a TO instruction. - (e) Writing data via the RS-422 cable to the buffer in a local station. - (f) Reading receive data (in the buffer) in the PC CPU using a FROM instruction. ### 2. SYSTEM CONFIGURATIONS This chapter describes system configurations compatible with the AJ71UC24. ### 2.1 Overall Configuration Fig. 2.1 shows the overall configuration of a system which is loaded with the AJ71UC24. Fig. 2.1 Overall Configuration ### 2.2 Applicable Systems The AJ71UC24 can be used with the systems described below. - (1) Applicable PC CPU modules and the number of AJ71UC24 modules to be connected - (a) The table below shows the applicable PC CPU modules for which the AJ71UC24 will be used as the computer link, and the number of AJ71UC24 modules to be connected to the modules. Each applicable PC CPU module includes a module equipped with an MELSECNET link function. - e.g. The A2ACPU includes an A2ACPUP21 and an A2ACPUR21 to both of which an AJ71UC24 can be connected. | Applicable<br>PC CPU<br>Modules | Number of<br>Connectable<br>AJ71UC24s | Remarks | |-----------------------------------------------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0J2H<br>A1, A1N<br>A1S<br>A2(-S1),<br>A2N(-S1)<br>A3, A3N<br>A3H, A3M<br>A73<br>A373<br>A52G | 2 | If each of the following modules is used with the AJ71UC24, the maximum number of connectable AJ71UC24 modules to it must not exceed 2 or 6. • AD51(S3) Intelligent Communication Module • AD51H(S3) Intelligent Communication Module • AD51FD External Failure Diagnosis Module • AD57G Graphic Controller Module • AJ71C21(S1) Terminal Interface Module (only in BASIC Program Mode) • AJ71C22(S1) Multidrop Link System Module • AJ71C23 Higher Controller High Speed Link Module | | A2A(-S1)<br>A3A | 6 | AJ71023 Higher Continer High Speed Link Module AJ71024(-S3/S6/S8) Computer Link Module AJ71P41 SUMINET Interface Module AJ71E71 Ethernet Interface Module AJ71UC24 Computer Link/Multidrop Link Module | (The AJ71UC24 is unapplicable to the A0J2CPU and the A2CCPU.) ### (2) Applicable base unit The AJ71UC24 can be inserted into any slot of a main base unit or extension base unit, except for the following two cases: - (a) The power supply capacity of the extension base unit (A55B or A58B) with no built-in power supply may be insufficient to load the AJ71UC24 into it. Wherever possible, avoid loading an AJ71UC24 module into this type of extension base unit. If such an extension base unit requires an AJ71UC24 module, select a power supply unit and extension cables after due consideration for both the capacity of the power supply unit and the voltage drop in the extension cables. (For details, see the User's Manual for each applicable PC CPU module (see (1) above).) - (b) The AJ71UC24 should not be loaded into the last slot of the A3CPU extension level 7. ### **POINTS** - One AJ71UC24 can be loaded into the A81CPU base unit (A78B) also. For available commands, see the A81CPU User's Manual. - The AJ71UC24 cannot be used in a remote I/O station. # 2. SYSTEM CONFIGURATIONS **MELSEC-A** - 2.3 System Configurations and Available Functions (When Using the Computer Link Function) - 2.3.1 1:1 ratio of an external device (computer, etc.) to a PC CPU - 2.3.2 1: n ratio of an external device (computer, etc.) to PC CPUs - 2.3.3 2: 1 ratio of external devices (computer, etc.) to a PC CPU - 2.3.4 2: n ratio of external devices (computer, etc.) to PC CPUs - 2.3.5 m: n ratio of external devices (computer, etc.) to PC CPUs The descriptions are as given in the respective corresponding sections in the AJ71C24-S8 User's Manual. ### 2.4 When Selecting a Multidrop Link Function ### 2.4.1 When using an AJ71UC24 as a master station Fig. 2.2 System Configurations (IV) ### 2.4.2 When using an AJ71UC24 as a local station Fig. 2.3 System Configurations (V) ### 2.5 When Using a Multidrop Link Function and a Computer Link Function Simultaneously Fig. 2.4 System Configuration (IV) # 2.6 Precautions Regarding System Configurations Described below are the matters requiring consideration in building an AJ71UC24 system. - (1) The applicable modules for local stations with the AJ71UC24 used as a master station are as follows: - AJ71UC24 computer link module/multidrop link module - A1SJ71C24-R4 computer link module/multidrop link module - A0J2-C214(S1) computer link module/multidrop link module - (2) The applicable module for a remote station with the AJ71UC24 used as a master station is as follows: - A0J2C25 remote I/O module - (3) The applicable modules for master stations with the AJ71UC24 used as a local station are as follows: - AJ71UC24 computer link module/multidrop link module - A0J2-C214(S1) computer link module/multidrop link module - A1SJ71C24-R4 computer link module/multidrop link module - AJ71C22(-S1) multidrop link module - (4) The following tables show which of RS-422 port and the RS-485 port should be used in the computer and multidrop link modules. When using the AJ71UC24 in the computer link module | System | RS-422/RS-485 Communications | |------------------------------|------------------------------| | Computer (RS-422) + AJ71UC24 | RS-422 | | Computer (RS-485) + AJ71UC24 | RS-485 | When using the AJ71UC24 in the multidrop link module | System | RS-422/RS-485 Communications | |--------------------------|------------------------------| | AJ71UC24 only | RS-422 or RS-485 | | AJ71UC24 + A0J2C25 | RS-422 | | AJ71UC24 + A0J2-C214(S1) | RS-422 | | AJ71UC24 + AJ71C22(S1) | RS-422 | | AJ71UC24 + A1SJ71C24-R4 | RS-422 or RS-485 | # **MEMO** # **COMPUTER LINK FUNCTION** This part describes the specifications, functions and settings necessary to use the AJ71UC24 as a computer link function module, and commands for data communications with the computer or printer. ### 3. SPECIFICATIONS ### 3.1 General Specifications **Table 3.1 General Specifications** | Table 5.1 General Specifications | | | | | | | | | | | | |----------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------|--------------------------|-------------------------|--|--|--|--|--|--| | ltem | | S | pecification | 18 | | | | | | | | | Operating ambient temperature | 0 to 55℃ (32 to 131°F) | | | | | | | | | | | | Storage ambient temperature | -20 to 75° (4 | -20 to 75° (4 to 167°F) | | | | | | | | | | | Operating ambient humidity | 10 to 90% RI | H, no condens | ation | | | | | | | | | | Storage ambient humidity | 10 to 90% RI | 10 to 90% RH, no condensation | | | | | | | | | | | | · <del>-</del> | Frequency | Accelera-<br>tion | Amplitude | Sweep<br>Count | | | | | | | | Vibration resistance | Conforms<br>to **JIS C<br>0911 | 10 to 55 Hz | _ | 0.075 mm<br>(0.003 inch) | 10 times<br>*(1 octave/ | | | | | | | | | | 55 to 150 Hz | 9.8 m/s <sup>2</sup><br>(1 g) | _ | minute) | | | | | | | | Shock resistance | Conforms to | JIS C 0912 (98 | 3 m/s <sup>2</sup> (10g) | x 3 times in 3 | directions) | | | | | | | | Noise resistance | By noise simulator 1500 V.P.P. noise voltage, 1 μsec noise width and 25 to 60 Hz noise frequency | | | | | | | | | | | | Dielectric withstand voltage | 500 VAC for 1 minute across batch of DC external terminals and ground | | | | | | | | | | | | Insulation resistance | 50 M $\Omega$ or more with 500 VDC insulation resistance tester at the same location as dielectric strength. | | | | | | | | | | | | Operating ambience | No corrosive gases or dust. | | | | | | | | | | | | Cooling method | Self-cooling | | | | | | | | | | | ### REMARK - (1) One octave marked indicates a change from the initial frequency to double or half frequency. For example, any of the changes from 10 Hz to 20 Hz, 20 Hz to 40 Hz, 40 Hz to 20 Hz, and 20 Hz to 10 Hz are referred to as one octave. - (2) The noise durability and dielectric withstand voltage values were obtained with the RS-232C and RS-422 interfaces unconnected. - \*\* JIS: Japanese Industrial Standard ### **Performance Specifications** 3.2 ### 3.2.1 Transmission specifications **Table 3.2 Transmission Specifications** | Item | | Specifications | | | | | | | | | | |--------------------------------|---------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|--|--|--|--|--|--| | | | Conform to F | RS-232C. | | | | | | | | | | Interface | | Conform to F | Conform to RS-422/485. | | | | | | | | | | <u> </u> | - | RS-232C | Dedicated protocol | Half-duplex communications system * 1 | | | | | | | | | Transmission method | | H3-2320 | No-protocol/bidirectional | Full-/half-duplex (buffer memory setting) | | | | | | | | | | | RS-422 | Dedicated protocol | Half-duplex communications system * 1 | | | | | | | | | | | NO-422 | No-protocol/bidirectional | Full-duplex communications system | | | | | | | | | Synchronous | system | Asynchronou | is system | | | | | | | | | | Transmission | system | 300, 600, 12 | 00, 2400, 4800, 9600, 19200 | BPS (switch selected) | | | | | | | | | <del></del> | Start bit | 1 | | | | | | | | | | | Data format | Data bit | 7 or 8 | | | | | | | | | | | Data format | Parity bit | 1 or none | * 4 | Selectable | | | | | | | | | | Stop bit | 1 or 2 | | | | | | | | | | | Access cycle | Access cycle | | Each request is processed in the END processing of the sequence program. Therefore, access cycle is 1 scan time. | | | | | | | | | | | - | Parity check present (odd/even)/absent | | | | | | | | | | | Error detectio | n | Sum check present/absent | | | | | | | | | | | DTR/DSR (ER | /DR) control | Present /Abs | sent (RS-232C only) | Selectable | | | | | | | | | DC1/DC3, DC | 2/DC4 control | Present /Abs | sent | | | | | | | | | | <del></del> | | Dedicated p | rotocol | 1:1,1:n,m:n*2 | | | | | | | | | System config<br>device: PC Cl | juration (External<br>PU) | No-protocol | | 1:1,1:n*2 | | | | | | | | | | · | Bidirectiona | 1 | 1:1 | | | | | | | | | Transmission | diatana | Up to 15 m (49.2 ft) for RS-232C | | | | | | | | | | | Transmission | distance | Up to 500 m (1640.5 ft) for RS-422/485 | | | | | | | | | | | Current consu | umption | 5 VDC, 1.4 A | | | | | | | | | | | Number of oc | cupying I/Os | 32 *3 | | | | | | | | | | | Weight | | 630 g (1.39 lb) | | | | | | | | | | | Recommende | d cable (for RS-422) | RS-422<br>SPEV(SB)- MPC - 0.2 x 3P | | | | | | | | | | | Recommende<br>to RS-422 cor | | SC-02N *5 | | | | | | | | | | <sup>\*1:</sup> If the on-demand function is used, only full-duplex communications is available when full-duplex communications is enabled. \*2: "n" for 1:n ratio is up to 32. Total of "m" and "n" for m:n ratio is up to 32. \*4: Horizontal parity <sup>\*3:</sup> Set the special function modules to have 32 inputs/outputs (F32) when the I/O allocation is set. Set the type of module to AJ71C24S3 when the AnA dedicated command for AJ71UC24 is used. <sup>\*5:</sup> Recommended equipment. Consult the nearest Mitsubishi representative about the RS-232C to RS-422 converter. ### 3.2.2 RS-232C connector specifications The specifications of the RS-232C connector are as described in the corresponding section in the AJ71C24-S8 User's Manual. ### 3.2.3 RS-422/485 interface specifications (1) Fig. 3.1 shows the specifications of the RS-422/485 interface for connection with the computer or AJ71UC24. Fig. 3.1 RS-422/485 Interface (2) Fig. 3.2 shows the functional block diagram of the RS-422/485 interface. Fig. 3.2 RS-422/485 Interface Functional Block Diagram ### 3.2.4 RS-422 cable specifications The specifications of the RS-422 cable are as shown in the corresponding section in the AJ71C24-S8 User's Manual. ### 3.3 Data Communications Functions The tables below list the data communications functions available when an external device (such as a computer) and a PC CPU are connected by an AJ71UC24 module. ### 3.3.1 Functions available using dedicated protocols and commands The functions available using dedicated protocols 1 to 4 are listed in Tables 3.3 and 3.4. The commands in Table 3.3 are the ACPU common commands that are employed when a CPU module is used together with an AJ71UC24. The commands in Table 3.4 are the AnACPU dedicated commands that are employed when the A2ACPU(P21/R21)(-S1) or A3ACPU(P21/R21) is used together with an AJ71UC24. # (1) Functions available with the ACPU common commands Table 3.3 Functions List When Using a Dedicated Protocol | | | | Co | mmand | | Number of Point | | | |-------------------------------|---------------------------|---------------|-------------|---------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------|--| | Function | | | Sym-<br>bol | ASCII<br>Code | Description | Processed per<br>Communications | | | | | | Bit<br>units | BR | 42H, 52H | Reads bit devices (such as X, Y, M) in units of 1 device. | 256 points | Ī | | | | Batch<br>read | Word | 1475 | 57(1 50) | Reads bit devices (such as X, Y, M) in units of 16 devices. | 32 words<br>(512 points) | | | | | | units | WR | 57H, 52H | Reads word devices (such as D, R, T, C) in units of 1 device. | 64 points | | | | | | Bit<br>unîts | BW | 42H, 57H | Writes bit devices (such as X, Y, M) in units of 1 device. | 160 points | | | | | Batch<br>write | Word | 1404/ | cal cal | Writes bit devices (such as X, Y, M) in units of 16 devices. | 10 words<br>(160 points) | | | | | | units | ww_ | 57H, 57H | Writes word devices (such as D, R, T, C) in units of 1 device. | 64 points | | | | Davida | | Bit<br>units | вт | 42H, 54H | Specifies bit devices (such as X, Y, M) and device number in units of 1 device at random and sets/resets the device. | 20 points | | | | Device<br>memory | Test<br>(random<br>write) | Word | | 5711 5411 | Specifies bit devices (such as X, Y, M) and device number in units of 16 devices at random and sets/resets the device. | 10 words<br>(160 points) | | | | | | units | | 57H, 54H | Specifies word devices (such as D, R, T, C) and device number in units of 1 device at random and sets/resets the device. | 10 points | | | | j | · | Bit<br>units | ВМ | 42H, 4DH | Sets bit devices to be monitored (such as X, Y, M) in units of 1 device. | 40 points *1 | | | | | Monitor<br>data<br>entry | | Word | WM | 57H, 4DH | Sets bit devices to be monitored (such as X, Y, M) in units of 16 devices. | 20 words *1<br>(320 points) | | | | · - | units | AAIAI | 37H, 4DH | Sets word devices to be monitored (such as D, R, T, C) in units of 1 device. | 20 points | | | | | Monitor | Bit<br>units | MB 4DH, 42H | | Reads data from devices for which device data | | | | | | | Word<br>units | MN | 4DH, 4EH | registration has been made. | | | | | | Batch rea | ıd | ER | 45H, 52H | Reads extension file registers (R) in units of 1 register. | 64 points | | | | | Batch wri | te | EW 45H, 57H | | Writes extension file registers (R) in units of 1 register. | 64 points | | | | Extension<br>file<br>register | Test<br>(random | write) | ET 45H, 54H | | Specifies the extension file registers (R) in units of 1 register using block or device number and makes a random write. | 10 points | | | | | Monitor d | | ЕМ | 45H, 4DH | Sets the extension file registers (R) device numbers to be monitored in units of 1 register. | 20 points | | | | | Monitor | | | | Monitors the extension file register after monitor data registration. | _ | | | | | | PC ( | CPUs with | Which | the Con | nmand | can be | Exec | uted | | | PC CPU S | tate | | |---|-----------|------------|-----------|-------|---------|-------|--------|-------|------|----------------|----------------|----------|----------|-----------| | | AOJ | A1N | A2N(S1) | A2A | 4 0 0 | A3N | | | | | Durina | Durin | g RUN | Reference | | | 2H<br>A1S | <b>A</b> 1 | A2(Š1) | (S1) | A52G | A3 | АЗА | АЗН | A3M | A73 | During<br>STOP | SW22 ON | SW22 OFF | Section | | | | | | | | | | · • • | | | | | | 8.7.2 | | , | | | | | o | | | | | | О | 0 | o | 8.7.3 | | | | | | | - | | _ | | | · <del>-</del> | | | | 8.7.4 | | | | | | | 0 | | | | | | 0 | 0 | × | 8.7.5 | | | | | | • | | • | • | _ | | | | | | 8.7.6 | | ) | | · | | | ٥ | | | | | | o | o | x | 8.7.7 | | | | | | - | 0 | | | | | | o | o | o | 8.7.8 | | | | | | | 0 | | | | | | 0 | o | 0 | | | _ | 0 | x | | | | 0 | | | | | 0 | 0 | 0 | 8.8.4 | | [ | 0 | х | ···· | | | 0 | | | | | ٥ | 0 | x | 8.8.5 | | | 0 | x | | | | 0 | | | | | 0 | 0 | x | 8.8.8 | | | 0 | х | | | | 0 | | | | | 0 | 0 | o | 8.8.9 | | | 0 | x | | | | ٥ | | | | | 0 | 0 | 0 | o.o.y | Table 3.3 Functions List When Using a Dedicated Protocol (Continued) | | | Comma | | | mmand | | | Number of Point | | | | |---------------------|------------------|-----------------------------|-----------------------------|---------------|---------------|---------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--| | Function | | | | Sym-<br>boi | ASCII<br>Code | De | Description | | | | | | Buffer | Batch | read | | CR | 43H, 52H | Reads data from the AJ71UC24 buffer memory. | the AJ71UC24 Communications | | | | | | memory | Batch | write | | cw | 43H, 57H | Writes data to the AJ71UC24 buffer memory. | program and the external devices when a multidrop link is made. | (128 bytes) | | | | | Special | Batch | read | | TR | 54H, 52H | Reads the contents module buffer mem | of the special function ory. | 64 words | | | | | function<br>module | Batch | write | | TW | 54H, 57H | Writes data to the s<br>buffer memory. | pecial function module | (128 bytes) | | | | | | | | Other than T/C set value | | 4D11 5011 | Reads main sequer | nce programs. | 64 steps | | | | | | Batch | Main | T/C set value | MR | 4DH, 52H | Reads T/C set value sequence programs | | 64 points | | | | | Sequence<br>Program | read | | Other than T/C set value | | | Reads subsequence | e programs. | 64 steps | | | | | | | Sub | T/C set value | SR | 53H, 52H | Reads T/C set value programs. | es used in subsequence | 64 points | | | | | | | | Other than<br>T/C set value | | | Writes main sequer | ice programs. | 64 steps | | | | | | Batch | Main | T/C set value | MW | 4DH, 57H | Writes T/C set value sequence programs | 64 points | | | | | | | write | | Other than<br>T/C set value | | _ | Writes subsequence | | 64 steps | | | | | | | Sub | T/C set value | SW 53H, 57H | | Writes T/C set value programs. | es used in subsequence | 64 points | | | | | | Batch<br>read | | Main | UR | 55H, 52H | | Reads main microcomputer programs. | | | | | | Micro<br>computer | | | Sub | VR | 56H, 52H | Reads submicrocon | 128 bytes | | | | | | program | | | | | 55H, 57H | Writes main microco | 120 3,000 | | | | | | | | | Sun | w | 56H, 57H | Writes submicrocon | | | | | | | Comment | Batch read | | | KR | 4BH, 52H | Reads comment da | ta | 100 hydan | | | | | | Batch | write | | кw | 4BH, 57H | Writes comment da | 128 bytes | | | | | | | Batch read | | | PR | 50H, 52H | Reads parameters | 100 huna | | | | | | Parameter | Batch | write | | PW | 50H, 57H | Writes parameters | 128 bytes | | | | | | | Analysis request | | | PS | 50H, 53H | Causes PC CPU to rewritten parameter | <u> </u> | | | | | | | Remo | mote RUN | | RR | 52H, 52H | Doguest research | Johan of DC ODL | | | | | | | Remo | te ST | OP | RS | 52H, 53H | Request remote rur | i/stop of PC CPU. | | | | | | PC CPU | PC C<br>code | | odel name | PÇ | 50H, 43H | Reads the model na | ame code of the PC CPU. | _ | | | | | | | PC CPU model name/code read | | | 50H, 55H | Reads the model no | | | | | | | Global | | | | GW | 47H, 57H | Turns ON and OFF<br>AJ71UC24 loaded i | the global signal of the n each PC CPU system. | 1 point | | | | | On-demand | | | | | _ | | iated by a PC CPU. | Data length<br>specified in the<br>sequence<br>program. (Max.<br>1760 words) | | | | | Loopback | Loopback test | | | | 54H, 54H | Echoes unchanged computer. | characters back to the | 254 characters | | | | | | PC CPUs with Which the Command can be Executed | | | | | | | | | | | PC CPU S | tate | | |----------|------------------------------------------------|----------|------------|--------|------|-----|-----|-----|-----|-----|----------------|-------------|----------|----------------------------------------------| | | A0J | A1N | A2N(S1) | A2A | A52G | A3N | АЗА | АЗН | A3M | A73 | During<br>STOP | | g RUN | Reference | | | 2H<br>A1S | A1 | A2(S1) | (S1) | AJZG | A3 | AJA | Aon | ASI | | STOP | SW22 ON | SW22 OFF | Sections | | ļ | l | | | | o | | | | | | 0 | o | o o | 8.9.2 | | | | | | | | | | | | | | | | 8.9.3 | | | | | | | 0 | | | | | | 0 | o | o | 8.10.3 | | | | | | | 0 | | | | | | 0 | 0 | × | 8.10.4 | | | | | . <b>.</b> | | 0 | | | . — | | | o | 0 | o | | | _ | | | × | | | | o | | | | o | 0 | 0 | 8.12.4 | | | | | <u> </u> | | 0 | | | | | | 0 | o *2 | x | 0.12.4 | | - | | | - <u></u> | | 0 | | | | | | 0 | 0 | × | | | | | | <u>x</u> | | 0 | | | | | | 0 | o *2 | x | i . | | | _ | | x | ,<br>- | 0 | | | | | | 0 | o | × | <u>. </u> | | <b>,</b> | <del></del> | 0 | | x | 0 | | × | | o | ļ | 0 | o | 0 | | | | | х<br>о | | | | | | _ | | | | <del></del> | | 8.12.5 | | | | x | | x | o | | x | | o | | 0 | o *2 | × | | | | | | | | 0 | 0 | | | | | o | 0 | 0 | 8.12.6 | | | | | | | 0 | | | | | | 0 | 0 | x | 0.12.0 | | | | | | | 0 | | | | | | 0 | 0 | 0 | | | | | | | | 0 | | | | | | 0 | X | x | 8.12.3 | | | | <u> </u> | <u> </u> | | 0 | 0 | | | | | | x | × | <del></del> _ | | | | | | | 0 | | | | | | 0 | 0 | o | 8.11.2 | | j | | | | | o | | | | | | ٥ | o | ۰ | 8.11.3 | | | | | | | 0 | | | | | | ٥ | 0 | 0 | 8.11.4 | | | | | | | 0 | | | | | _ | 0 | 0 | 0 | 8.13 | | | | | | | 0 | | | | | | _ | 0 | 0 | 8.14 | | | | | | | 0 | | | | | | 0 | 0 | o | 8.15 | \*1: When the CPU modules other than A3H, A2A(S1), and A3A are used, devices X (input) are allocated with 2 inputs per device. To include devices X in designated devices, set as follows: ((number of designated X devices x 2) + number of other designated devices) $\leq 40$ If only devices X are designated, the number of inputs usable for one communications time is half the value mentioned in the table. \*2: Writing during a program run may be carried out if all the following conditions are met: (This is different from the write during PC RUN with a MELSEC-A series peripheral device (e.g., A6GPP).) - (a) The PC CPU is type A3, A3N, A3H, A3M, A73 or A3A. - (b) The program is not the currently running program. (includes subprograms called by the currently running main program) - (c) The PC CPU special relay is in the following states: - 1) M9050 signal flow exchange contact ......OFF (A3CPU only) - 2) M9051 (CHG instruction disable).....ON ### POINT When the AJ71UC24 is used together with the A2ACPU(S1) or A3ACPU, use the commands in Table 3.4 to perform the following functions: - Batch read/write, test, monitor data registration, and monitor of device memory - Batch read/write of extension file registers by designating device numbers (continuous numbers) - Batch read/write of extension comments When the commands in Table 3.3 are used, the available functions and the range of devices which can be designated are limited to those available with the A3HCPU. Accordingly, A2ACPU(S1) and A3ACPU external devices are not accessible. ## (2) Functions available with the AnACPU dedicated commands Table 3.4 Functions List When Using a Dedicated Protocol | | · | | Com | mands | | Number of | PC ( | CPU St | ate | Refer- | |------------------|---------------------------|---------------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------|------------|-------------|--------------| | \ | | | Svm- | ASCII | Description | Point<br>Processed<br>per Com- | During | Durin | g RUN | ence<br>Sec- | | Functio | n | | bol | Code | | munications | STOP | SW22<br>ON | SW22<br>OFF | tions | | | | Bit<br>units | JR | 4AH,<br>52H | Reads bit devices (such as X, Y, M) in units of 1 device. | 256 points | | | | 8.7.2 | | | Batch<br>read | Word | QR | 51H, | Reads bit devices (such as X, Y, M) in units of 16 devices. | 32 words<br>(512 points) | 0 | ٥ | 0 | 8.7.3 | | | | units | QA. | 52H | Reads word devices (such as D, R, T, C) in units of 1 device. | 64 points | | | | | | | | Bit<br>units | JW | 4AH,<br>57H | Writes bit devices (such as X, Y, M) in units of 1 device. | 160 points | | | | 8.7.4 | | | Batch<br>write | Word | QW | 51H. | Writes bit devices (such as X, Y, M) in units of 16 devices. | 10 words<br>(160 points) | o | 0 | x | 8.7.5 | | | | units | QW | 57H | Writes word devices (such as D, R, T, C) in units of 1 device. | 64 points | | | | | | Device | | Bit<br>units | JT | 4AH,<br>54H | Specifies bit devices (such as X, Y, M) and device number in units of 1 device at random and sets/resets the device. | 20 points | | | | 8.7.6 | | memory | Test<br>(random<br>write) | | | | Specifies bit devices (such as X, Y, M) and device number in units of 16 devices at random and sets/resets the device. | 10 words<br>(160 points) | 0 | o | x | 077 | | | , | Word<br>units | | 51H,<br>54H | Specifies word devices (such as D, R, T, C) and device number in units of 1 device at random and sets/resets the device. | 10 points | | | | 8.7.7 | | | Monitor | Bit<br>units | JM | 4AH,<br>4DH | Sets bit devices to be monitored (such as X, Y, M) in units of 1 device. | 40 points | | | | | | | data<br>regist- | Word | QM | 51H, | Sets bit devices to be monitored (such as X, Y, M) in units of 16 devices. | 20 words<br>(320 points) | 0 | 0 | 0 | | | | ration | tion units | | 4DH | Sets word devices to be monitored (such as D, R, T, C) in units of 1 device. | 20 points | | | | 8.7.8 | | | Monitor | Bit<br>units | MJ | 4DH,<br>4AH | Reads data from devices for which | _ | 0 | 0 | 0 | | | ~ | Wiorintor | Word<br>units | MQ | 4DH,<br>51H | device data has been registered. | | | | , | | | Exten-<br>sion | Direct<br>read | Word<br>units | NR | 4EH,<br>52H | Reads data in units of 1 device by designating the device numbers continuously regardless of the extension file register block numbers. | 64 points | 0 | 0 | 0 | 8.8.6 | | file<br>register | Direct<br>write | Word<br>units | NW | 4EH,<br>57H | Writes data in units of 1 device by designating the device numbers continuously regardless of the extension file register block numbers. | 64 points | 0 | 0 | x | 8.8.7 | | Exten- | Batch r | ead | DR | 44H,<br>52H | Reads the extension comment data. | 1001 | 0 | 0 | 0 | 0.40.7 | | com-<br>ment | Batch v | vrite | DW | 44H,<br>57H | Writes the extension comment data. | 128 bytes | 0 | 0 | x | 8.12.7 | ## POINT The commands given in Table 3.4 can be used when the AJ71UC24 is used together with the A2ACPU(S1) or A3ACPU. The whole range of device memory is accessible using these commands. For functions other than those listed in Table 3.4, use the commands given in Table 3.3. ## 3.3.2 Functions available in the no-protocol mode #### 3.3.3 Functions available in the bidirectional mode #### 3.3.4 Transmission error data read function The above functions are as described in the respective corresponding sections of the AJ71C24-S8 User's Manual. ## 3.4 Mode Switching Function During Computer Link Operations Read this section carefully prior to switching the mode (changing the transmission control protocol) in the middle of computer link operations to continue data communications with a connected device. It is unnecessary to consult with this section unless the mode must be switched. Switching can be made between the following two modes from an external device or PC CPU. The mode switching functions are as follows: | Mode | Communication<br>Status When | | Switching Re | questing Method | | |-----------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|--| | Switching<br>Function | Requesting<br>Switching | Switching Procedure | Switching from<br>External Device | | | | Normal<br>mode | When data<br>communications<br>is being<br>executed | The mode is switched after completing data communications. | Writing to buffer<br>memory<br>address 119H | Writing to buffer<br>memory address<br>119H (designated<br>mode) | | | switching | When data communications is not executed | The mode is switched as soon as mode switching is requested. | mode<br>switching<br>request,<br>designated<br>mode | The mode switching request flag (Y(n+1)9) is turned ON after writing. | | | Forced<br>mode | When data communications is being executed | The on-going data communications is forced to terminate as soon as mode switching is requested, and the mode is switched. | Writing to buffer in | · | | | switching | When data communications is not executed | The mode is switched as soon as mode switching is requested. | (forced mode switching request + designated mode) | | | For writing to buffer memory address 119H, see Section 7.6. ### POINT The forced mode switching function switches the mode, irrespective of the data communications status. It, therefore, is useful to avoid communication errors and resume communications. ## 3.4.1 Precautions when mode switching This section gives the precautions to take when data communication is continued after switching the AJ71UC24 mode in the middle of computer link operations. (1) Settings between an external device and a PC CPU Set the following items required to switch the mode between an external device and a PC CPU. (a) Is the mode switched from an external device or PC CPU? | Current Mode Mode Switching Method | Mode Switchable from<br>Dedicated Protocol<br>(Formats 1 to 4) | Mode Switchable<br>from No-Protocol<br>Mode | Mode Switchable<br>from Bidirectional<br>Mode | |-------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------| | Mode switching<br>from external<br>device | No-protocol mode Dedicated protocol mode (formats 1 to 4) | | | | Mode switching from PC CPU | No-protocol mode Dedicated protocol mode<br>(formats 1 to 4) Bidirectional mode | Dedicated proto-<br>col mode (formats<br>1 to 4) Bidirectional mode | Dedicated protocol mode (formats 1 to 4) No-protocol mode | - (b) At what intervals are modes switched for each mode switching pattern (those in the table in (a) above)? - (c) How is an interlock provided for all connected devices? - Method and message used to notify all connected stations of mode switching. - Method and message used to notify all connected stations that mode switching has been completed. - Device number and data description when PC CPU word devices are used. - (2) Mode switching from an external device - (a) After switching the mode, an external device cannot be used to switch set data in the AJ71UC24 buffer memory's special applications area. If the set data in the area must be changed after switching the mode, write necessary data from the PC CPU. For write timing, see Section 3.4.2. When the set data is not changed from the PC CPU, communications is established using the default data in the special applications area. (b) When both the RS-232C and the RS-422/485 are set to the no-protocol mode, the mode cannot be switched afterward by using an external device. This is because data cannot be written from the external device to the buffer memory's special applications area. ## POINT Mitsubishi recommends using a PC CPU for mode switching. - (3) AJ71UC24 operations in mode switching - (a) Set back the data in the AJ71UC24 buffer memory's special applications area (addresses 100H to 11FH) to the default data. - (b) Clear the sent and received data stored in the AJ71UC24 buffer memory and the OS area in the middle of data communications in the no-protocol or bidirectional mode. - (c) When the mode is being switched, turn OFF all the I/O signals to the AJ71UC24. Turn OFF the signals (Y) issued to the AJ71UC24 during mode switching before the mode is switched. - (d) To switch the mode in the middle of computer link operations, turn the AJ71UC24 READY signal (Xn7) ON, then OFF, and ON again. Change each set data in the AJ71UC24 buffer memory's special applications area (addresses 100H to 11FH) only at the rise of the READY signal in the PC CPU. - (4) Mode switching timing - (a) Mode switching from an external device - 1) Switching from the dedicated protocol mode - i) Normal mode switching - With a mode switching request (writing 10[]H to buffer address 119H) in the middle of data communications, the mode will be switched (initial processing) after the data communications is completed (after transmitting data in area B (see Section 8.3)). ## ii) Forced mode switching •With a mode switching request (writing 810[]H to buffer address 119H) in the middle of data communications, the communications will be forced to terminate immediately to switch the mode (initial processing). ## (b) Mode switching from a PC CPU Mode switching from a PC CPU is possible in any mode. - 1) Switching from the dedicated protocol mode - i) Normal mode switching - With a request-to-switch-mode signal (Y(n+1)9 is turned ON) in the middle of data communications, the mode will be switched (initial processing) after the data communications is completed (after transmitting data in area B (see Section 8.3)). ## ii) Forced mode switching •With a mode switching request (writing 810[]H to buffer address 119H) in the middle of data communications, the communications will be forced to terminate immediately to switch the mode (initial processing). \*It is not necessary to turn ON or OFF the request-to-switch-mode signal (Y(n+1)9). (The signal status will be ignored.) - 2) Switching from the no-protocol or bidirectional mode - i) Normal mode switching - •With a request-to-switch-mode signal (Y(n+1)9 is turned ON) when the AJ71UC24 request-to-send signal (Y(n+1)0) is ON, the mode will be switched (initial processing) after the data is transmitted (Xn0 is turned OFF). With a request-to-switch-mode signal (Y(n+1)9 is turned ON) when the AJ71UC24 received-data-read-request signal (Xn1) is ON, the mode will be switched (initial processing) after the reading is completed (Y(n+1)1 is turned ON). ## ii) Forced mode switching •With a mode switching request (writing 810[]H to buffer memory address 119H) when the AJ71UC24 request-to-send signal (Y(n+1)0) is ON, the on-going data communications will be forced to terminate immediately to switch the mode (initial processing). (In this case, the send-completed signal (Xn0) will not be turned OFF. Turn OFF the request-to-send signal immediately.) With a mode switching request (writing 810[]H to buffer memory address 119H) when the AJ71UC24 received-dataread-request signal (Xn1) is ON, the received-data-read-request signal (Xn1) will be forced to turn OFF immediately to switch the mode (initial processing). ## 3.4.2 Procedure for switching the mode from an external device Mode switching is executed via the interface of dedicated protocol (formats 1 to 4) using the "CW" command. Before and after switching the mode, provide an interlock between sequence program operations and the mode switching operation (see Section 3.4.1(1)-(3)). The mode switching procedure is shown below. ## (1) Normal mode switching ## (2) Forced mode switching Described below are the operations or processing at the timings from (1) to (8) in the figures on the previous page. (The mode switching pattern concerned is affixed to each number.) (1) (Normal/Forced) Before switching the mode, communicate the data to provide an interlock between the external device and the AJ71UC24 (sequence program). This is because the mode switching conditions must be set for all connected devices. (2) (Normal/Forced) By using the CW command, write a mode switching request and the next mode number from the external device to the AJ71UC24 buffer memory's mode switching designation area (address 119H). (3) (Normal) The AJ71UC24 completes the CW command execution normally and turns OFF its READY signal (Xn7) after transmitting the response message. (Forced) On completion of writing data to buffer memory address 119H, the AJ71UC24 turns OFF its READY signal (Xn7). (4) (Normal/Forced) The AJ71UC24 starts switching the mode, executing the following operations: - AJ71UC24 initial processing - Returning the data in the buffer memory's special applications area to the default state (except for the mode switching designation area (address 119H)) - · Received data clear - Mode switching - Setting the switched mode number to the buffer memory's mode setting state storage area (address 118H) - (5) (Normal/Forced) After completing step (4), the AJ71UC24 turns ON its READY signal, overwriting 02H to the higher bytes in the buffer memory's mode switching designation area. (6) (Normal/Forced) In response to the READY signal turned ON and the higher bytes changed to 02H in the mode switching designation area described in step (5), write the set data for data communications in the switched mode to the AJ71UC24 buffer memory's special applications area using the sequence program. However, writing the set data is unnecessary if data can be communicated using the default data in the special applications area. (7) (Normal/Forced) Use a sequence program to read the data in the AJ71UC24 buffer memory's mode switching designation area and write 00H to the higher bytes in the area. (8) (Normal/Forced) After switching the mode, communicate data to provide an interlock between an external device and the AJ71UC24 (sequence program). This operation notifies all connected devices that the data has been set in the buffer memory's special applications area and that data communications is enabled in the switched mode. ### POINT The AJ71UC24 mode can be switched even when the PC CPU is in the STOP state. ## 3.4.3 Procedure for switching the mode from a PC CPU The mode is switched by using a FROM/TO instruction. Before and after switching the mode, provide an interlock between the external devices connected to the AJ71UC24 via the RS-232 and the RS-422/485 respectively and the mode switching operation, as described in Section 3.4.1(1)-(3). The mode switching procedure is shown below. ## (1) Normal mode switching ## (2) Forced mode switching Described below are the operations or processing at the timings from (1) to (7) shown in the figures on the previous page. (The mode switching pattern concerned is affixed to each number.) (1) (Normal/Forced) Before switching the mode, communicate the data to provide an interlock between the external device and the AJ71UC24 (sequence program). This is because the mode switching conditions must be set for all connected devices. (2) (Normal/Forced) Write the next mode number from the sequence program to the AJ71UC24 buffer memory's mode switching designation area (address 119H). (3) (Normal) The request-to-switch-mode signal (Y(n+1)9) is turned OFF from the PC CPU. (4) (Normal) The AJ71UC24 turns OFF its READY signal (Xn7), executing the following operations: - AJ71UC24 mode switching - Returning the data in the AJ71UC24 buffer memory's special applications area to the default state (except for the mode switching designation area (address 119H)) (Forced) As soon as writing data to buffer memory address 119H has been completed, the AJ71UC24 turns OFF its READY signal (Xn7), executing the following operations: - AJ71UC24 mode switching - Returning the data in the AJ71UC24 buffer memory's special applications area to the default state (except for the mode switching designation area (address 119H)) - (5) (Normal) After completing step (4), the AJ71UC24 turns ON both its READY signal (Xn7) and the switch-completed signal (Xn9). (Forced) After completing step (4), the AJ71UC24 turns ON its READY signal, overwriting 02H to the higher bytes in the buffer memory's mode switching designation area. (6) (Normal) After the switch-completed and READY signals have been turned ON, the PC CPU turns OFF the request-to-switch-mode signal. For data communications with the set data in the AJ71UC24 buffer memory's special applications area set to a value other than the default, write the necessary data from the PC CPU to the area at the rise of the AJ71UC24 READY signal (Xn7). (Forced) In response to the READY signal turned ON and the higher bytes changed to 02H in the mode switching designation area described in step (5), write the set data for data communications in the switched mode to the AJ71UC24 buffer memory's special applications area using the sequence program. However, writing the set data is unnecessary if data can be communicated using the default data in the special applications area. (7) (Forced) Use the sequence program to read the data in the AJ71UC24 buffer memory's mode switching designation area and write 00H to the higher bytes. (8) (Normal/Forced) After switching the mode, communicate data to provide an interlock between the external device and the AJ71UC24 (sequence program). This operation notifies all connected devices that the data has been set in the buffer memory's special applications area and that data communications is enabled in the switched mode. ## POINT To change data other than that stored in the AJ71UC24 buffer memory's special applications area (address 119H) in mode switching, write new data at the rise of the AJ71UC24 READY signal (Xn7) triggered by mode switching. ## 3.5 Data Communications Transmission Control Function The details are as described in the corresponding section in the AJ71C24-S8 User's Manual. ## 3.6 I/O Signals List for CPU The I/O signals of the AJ71UC24 for the PC CPU are listed below. The numbers (n number) appended to X and Y are determined by the installing position of the AJ71UC24 and the number of I/O signals used by the I/O signals used by the I/O modules installed in front of the AJ71UC24. (Example: $Xn0 \rightarrow X0$ when the AJ71UC24 is loaded in slot 0 of the main base unit) (1) Input signals (AJ71UC24 → PC CPU) There are 16 input signals: Xn0 to XnF are turned ON/OFF by the AJ71UC24. Table 3.5 Input Signals List | Input | Signal | м | ode | | | | | Day | scription | Reference | | |-----------|----------------------------------------|-----------------------|-------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|---------|----------------------------------------------------------------------|-----------|--| | Signal | Name | Dedicated<br>protocol | No-protocol/<br>Bidirectional | | | | | Des | | Sections | | | Xn0 | Send<br>completed | _ | 0 | devid | ce is co | mplet | ed who | en Y(n | the AJ71UC24 to the external + 1)0 is turned ON. rned OFF. | 9.2, 10.2 | | | Xn1 | Received<br>data read<br>request | - | 0 | desig | gnated | data le | ength | is rece | code, fixed length data, or lived from the external device, rned ON. | 9.2, 10.2 | | | Xn2 | Global<br>signal | 0 | _ | | | | | | e message (factor number) when from a computer. | 8.13 | | | Xn3 | On-<br>demand<br>function<br>operating | 0 | _ | acco | rns ON when the on-demand transmission is executed cording to the request from the sequence program. Turns F when the on-demand transmission is completed. | | | | | | | | | | | | ir<br>c<br>A<br>S<br>o<br>o | <ol> <li>Set values "1" to "8" of the mode setting switches (see Section 4.3.1) indicating the state of communications between the computer connected to the interface on the dedicated protocol side and the AJ71UC24.</li> <li>Set values "A" to "D" of the mode setting switches indicating the state of communications between the computer connected to the interface on the main channel side (set with SW11, a transmission specification setting switch, see Section 4.3.2) and the AJ71UC24.</li> <li>Used by a sequence program to check communications status, etc.</li> </ol> | | | | | | | | Xn4<br>to | AJ71UC24<br>message | | | | Value | Xn6 | Xn5 | Xn4 | Message Sequence State | _ ] | | | Xn6 | sequence<br>state | ° | | | 0 | OFF | OFF | OFF | AJ71UC24 initializing after power ON or OFF using protocol 1 to 4 | | | | | | | | | 1 | OFF | OFF | ON | Waiting for ENQ | | | | 1 | | | | | 2 | OFF | ON | OFF | Received ENQ | | | | | | | | 3 OFF ON ON Received station number (self) | | | | | | | | | | | | ļ<br> | | 4 | ON | OFF | OFF | Waiting for response from PC after receiving all data | | | | | | | | | 5 | ON | OFF | ON | Waiting for message | | | | | | | | L | 6 | ON | ON | OFF | Unused | | | | input | Signal | м | ode | Paradistra | Reference | |------------------|-----------------------------|-----------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | Signal | Name | Dedicated<br>protocol | No-protocol/<br>Bidirectional | Description | Sections | | Xn7 | AJ71UC24<br>READY<br>signal | 0 | 0 | <ol> <li>Turns ON when the AJ71UC24 becomes READY after the PC CPU is enabled. (Turns ON a few seconds after the power is turned ON.) Turns OFF when an error (which discontinues the AJ71UC24's operation) occurs.</li> <li>Used for the READY communications signal when the no-protocol mode, bidirectional mode, or the on-demand function of the dedicated protocol is used.</li> </ol> | _ | | Xn8 | _ | | _ | Unavailable | | | Xn9 | Mode<br>change<br>completed | o | 0 | Goes ON when completing the AJ71UC24 mode change turns ON the Y(n+ 1)9 | 3.4 | | XnA<br>to<br>XnC | _ | | _ | Unavailable | _ | | XnD | Watch dog<br>timer error | 0 | 0 | Turns ON when the AJ71UC24 watch dog timer error occurs.<br>Remains OFF during normal operation. | 11.2 | | XnE<br>XnF | _ | _ | | Unavailable | _ | ## POINT Y(Yn0 to YnF) corresponding to Xn0 to XnF may be used as internal relays. ## (2) Output signals (PC CPU → AJ71UC24) There are 16 output signals: Y(n+1)0 to Y(n+1)F are turned ON/OFF by the AJ71UC24. **Table 3.6 Output Signals List** | Output | Signal | М | ode | Description | Refer-<br>ence | |--------------------------------|------------------------------------|-----------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Signal | Name | Dedicated<br>protocol | No-protocol/<br>Bidirectional | Description | Sections | | Y (n+ 1) 0 | Send<br>request | - | o | When this signal is turned ON by the sequence program in the no-protocol mode/bidirectional mode, data written to the buffer memory is transmitted from the AJ71UC24 to an external device. (After Xn0 is turned ON, Y(n+ 1)0 is turned OFF. | 9.2, 10.2 | | Y (n+ 1)1 | Received<br>data read<br>completed | _ | o | This signal turns ON in the no-protocol mode/bidirectional mode, when the PC CPU has completed reading the data received from an external device. This data is stored in the AJ71UC24 buffer memory. (After Xn1 is turned OFF, Y(n+1)1 is turned OFF. | 9.2, 10.2 | | Y (n+ 1) 2<br>to<br>Y (n+ 1) 8 | _ | _ | - | Unavailable | _ | | Y (n+ 1) 9 | Mode<br>change<br>request | o | 0 | Turning this ON (using the sequence program) changes the AJ71UC24 mode, which executes the initial processing. Goes OFF after turning ON Xn9. | 3.4 | | Y(n+ 1) A<br>to<br>Y(n+ 1) F | _ | - | _ | Unavailable | _ | ## IMPORTANT Y(n+1)2 to Y(n+1)F are reserved for system use only. AJ71UC24 functions cannot be guaranteed if these signals are turned ON or OFF by a sequence program. ## REMARK Example: Use of input signals Xn4 to Xn6. ## 3.7 Buffer Memory Applications and Allocation The term "buffer memory" used in this manual refers to a memory area of an AJ71UC24 used to store the control and communications data which is transmitted between an external device (e.g., a computer) and a PC CPU. The buffer memory can be accessed from the sequence program by using the FROM/TO instruction. The buffer memory can be accessed from an external device by using the buffer memory read/write command (CR, CW) with dedicated protocols 1 to 4. ## (1) Buffer memory applications There are two types of buffer memory area. One area may be used freely by the user, but the other area has a special application. ## (a) User area There are four applications of the user area, which can be categorized as follows. - Data receive area in no-protocol mode/bidirectional mode This area stores data transmitted from an external device in the no-protocol mode or bidirectional mode. - No-protocol mode/bidirectional mode data send area This area stores data from the PC CPU to be transmitted to an external device. - 3) On-demand data storage area This area stores send data to be transmitted from the sequence program to an external device using the on-demand function. 4) Area when using buffer memory read/write commands This area stores data when communication is made using protocols 1 to 4 for buffer memory read/write commands (CR,CW). ## (b) Special applications area The applications of this memory area are fixed. They are used to determine the data communications format and to change the allocation of the memory area for section (a) above. When the power is turned ON, the PC CPU is reset or switching the mode, default values are written to this special applications area. Default values can be changed to suit the purposes and applications of data transmission and the specifications of the external device. Section 7 gives details. ## (2) Buffer memory allocation The buffer memory consists of 16-bit addresses. The buffer memory has no back-up battery. The buffer memory address names and values for each address are listed in the following table. ## IMPORTANT Buffer memory addresses 10EH is reserved for system use only. Data written to this area will prevent correct operation of the AJ71UC24. The table in the next page shows the contents of the buffer memory allocation. The memory areas which are used with the no-protocol mode or the bidirectional mode are listed as those to be used with the no-protocol mode. The memory areas function the same way in either mode. When the bidirectional mode is required, see the following table, changing "no-protocol" to "bidirectional". **Table 3.7 Buffer Memory** | ddresses | | Buffer I | Wemory Address Names | Default Values | Dedicated<br>Protocol | No-<br>Protocol | Bidirec-<br>tional | (Referenc<br>Sections) | |------------|----------------------------|-----------------|---------------------------------------------------------------------|--------------------------------|-----------------------|-----------------|--------------------|------------------------| | 0H<br>1H | | | No-protocol send data length<br>storage area | No- | | o | , o | ) | | to<br>7FH | User<br>area | Area for | No-protocol send buffer memory area (Send data storage area) | protocol send area | | 0 | 0 | 8.1 | | 80H<br>81H | (256<br>words) | default | No-protocol received data<br>length storage area. | No- | o *3 | 0 | . 0 | 10 | | to<br>FFH | | | No-protocol receive buffer memory area (Received data storage area) | receive<br>, area | | 0 | 0 | J | | 100H• | Area to spe | cify receive | completed code in no-protocol mode | 0D0AH (CR, LF) | _ | 0 | _ | 7. | | 101H | Error LED | display OFF | state storage area | , 0 | Δ | Δ | Δ | 7. | | 102H | Error LED t | turn OFF red | uest area | 0 | 0 | ٥ | 0 | 7. | | 103H• | Area to spe | cify word or | byte units in no-protocol mode | 0 (words) | o *1 | 0 | 0 | 7. | | 104H• | Area to spe<br>protocol mo | | dress of send buffer memory for no- | . 0 | _ | 0 | . 0 | 7.4 | | 105H• | Area to spe | cify send bu | offer size for no-protocol mode | , 80H | _ | 0 | | J | | 106H• | Area to spe<br>protocol mo | | dress of receive buffer memory for no- | ,<br>80H | _ | 0 | 0 | 7. | | 107H• | Area to spec | cify receive bu | offer size for no-protocol mode | , 80Н | _ | 0 | 0 | J | | 108H• | Area to spe<br>protocol mo | | completion 1 on data length in no- | 127 (words) | - | 0 | _ | 7. | | 109H | Area to spe | cify head ac | dress of on-demand buffer memory | . 0 | 0 | _ : | _ | ) , | | 10AH | Area to spe | cify on-dem | and buffer size | . 0 | 0 | : | _ | } 8 | | 10BH• | Area to spe | cify RS-232 | C CD terminal check | <u> </u> | o | 0 | ۰ | 7 | | 10CH | Storage are | a for on-der | nand errors | 0 | Δ | _ : | _ | 8 | | 10DH | Receive da | ta clear requ | est area for no-protocol mode | ; o | _ | 0 | _ | 9 | | 10EH | System are | a (unavailab | le) | <u> </u> | _ | _ : | | | | 10FH• | RS-232C co | ommunicatio | ns mode setting area | ' 0 (Full-duplex transmission) | 0 | 0 , | 0 | 1 | | 110H• | Simultaneou | s send priorit | y/non-priority setting area*2 | 0 (Priority) | 0 | 0 , | 0 | 7. | | 111H• | Send metho | od setting ar | ea when transmission is resumed*2 | ' 0<br>' (No retransmission) | 0 | 0 . | 0 | J | | 112H• | Bidirectiona | ıl mode setti | ng area | O (No-protocol mode) | _ | _ : | 0 | ] | | 113H• | Time-out ch | eck time se | tting area | 0 (Infinite) | _ | - : | 0 | _ | | 114H• | Simultaneo | us transmiss | ion data valid/invalid setting area | 0 (Data valid) | | _ ; | 0 | } 7. | | 115H• | Check sum | enable/disa | ble setting area | 0<br>(Check sum enabled) | _ | <u> </u> | 0 | J | | 116H | Data send e | error storage | area | . 0 | _ | _ : | Δ | ] 10 | | 117H | Data receiv | e error stora | ge area | ' 0 | | | Δ | } !( | | ddresses | Buffer Memory Address Names | Default Values | Dedicated<br>Protocol | No-<br>Protocol | Bidirec-<br>tional | (Refere<br>Section | |------------|-------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------|--------------------|--------------------| | 118H | Mode setting state storage area | 0 (mode 0) | Δ | Δ | Δ | 7 | | 119H | Mode change specification area | 0 (no switching) *5 | 0 | 0 | 0 | 7 | | 11AH• | Transmission control specification area (DTR/DSR control and DC code control) | , 0 (DTR/DSR control) | 0 | 0 | 0 | | | 11BH• | DC1/DC3 control code specification area | ; 1311H | 0 | 0 | 0 | | | 11CH• | DC2/DC4 control code specification area | 1412H | 0 | 0 | 0 | J | | 11DH | RS-232C signal data storage area | 1 | Δ | Δ | Δ | 7 | | 11EH• | Mode setting switch/station number setting switch status storage area | -<br>- | Δ | Δ | Δ | 7 | | 11FH• | Transmission specification setting switch status storage area | | Δ | Δ | | 7 | | 120H<br>to | User area (1760 words) | . 0 | o *3 | o*3 | o *3 | 8.<br>9<br>10 | The o, $\Delta$ , and — symbols in the table indicate the following: - o: PC CPUs and computers can read/write from/to this area. - Δ: PC CPUs and computers can only read from this area. - —: PC CPUs and computers do not need to read/write from/to this area. - \*1: The unit of the transmission (send/receive) data in the no-protocol mode or bidirectional mode or of the send data when the on-demand function of the dedicated protocol is used. - \*2: Set this when the RS-232C interface is set to half-duplex communications. - \*3: Areas should be allocated so that they do not overlap with each other when (a) data is transmitted in the no-protocol mode or bidirectional mode, or (b) when more than one function of data transmission using the on-demand function of the dedicated protocol is used. - \*4: Change the default values marked by the dot symbol (•) attached to the right of the address only when the READY signal of the AJ71UC24 is turned ON after the power is turned ON or the PC CPU is reset. - Or change the default values when the higher bytes of the buffer's mode switching designation area (address 119H) change into 02H after the AJ71UC24 READY signal is turned ON by switching the mode of the AJ71UC24. - \*5 0 is stored before switching the mode. - The values (1H to DH) of the mode number that correspond to the current mode are stored after switching the mode. - 1H to DH correspond to the set values (1 to D) of the mode setting switch (see Section 4.3.1). ## SETTINGS AND PROCEDURES BEFORE OPERATION #### **Settings and Procedures before Operation** 4.1 The settings and procedures which have to be done before a system using the AJ71UC24 can be started are described below. ## 4.2 Nomenclature and LED Signals and Dispalys This section describes the nomenclature and LED signals and displays of the AJ71UC24. ## 4.2.1 Nomenclature The following figure and table show the nomenclature of the AJ71UC24. | ſ | AJ71UC24<br>量 識 | No. | Name | Description | Reference<br>Sections | |----------|------------------------------------------|--------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | _ | 0-4890-597 | (1) | Indicator LEDs | Display the operating status, link communications underway and alarms. What the ON/OFF status indicates depends on each indicator LED. | Section<br>4.2.2 | | _ | | 3)<br>4) (2) | Transmission specification setting switches | Used to select the RS-232C or RS-422/485, data bit, parity presence/absence, stop bit, sum check enable/disable, etc. (All switches factory-set to OFF) | Section<br>4.3.2 | | <b>→</b> | 18 18 18 18 18 18 18 18 18 18 18 18 18 1 | (3) | Mode setting<br>switch | Switch for selecting transmission control protocol and RS-232C and RS-422/485 control procedure (Factory-set to F) | Section<br>4.3.1 | | | | 5) (4) | Station number setting switches | Switches to set the AJ71UC24 station number in a computer link system. The station number can be set to any unregistered value between 0 and 31. (Factory-set to 0) | Section<br>4.3.3 | | | mail(X) === | (5) | RS-232C<br>connector | RS-232C connector for linking an AJ71UC24 with an external device (computer, etc.) | Sections<br>3.2.2<br>and 4.5.2 | | | | (6) | RS-422/485<br>interface | RS-422/485 interface for linking an AJ71UC24 with an external device (computer, etc.) | Sections<br>3.2.3,<br>4.5.3<br>and 4.5.4 | ## 4.2.2 LED signals and displays | LED Area Details | LED<br>No. | LED | Meaning<br>of LED<br>Display | LED ON | LED OFF | Initial<br>Status<br>of LED | |-----------------------------------------------------------------------------------------------------|------------|--------|------------------------------------------------------|---------------------------------------------------------------|-------------------------------|-----------------------------| | | 0 | RUN | Normal run | Normal | Error | ON | | | 1 | 2-SD | RS-232C transmitting | Flashes durin<br>transmission | ig data | OFF | | | 2 | 2-RD | RS-232C receiving | Flashes durin<br>receive | ig data | OFF | | | 4 | 2-NEU | RS-232C neutral | Transmission sequence initial state (waiting for ENQ) | ENQ<br>received | *2 | | | 5 | 2-ACK | RS-232C ACK | After sending ACK | After<br>sending<br>NAK | OFF | | *1 *1<br>(Example) (Example) | 6 | 2-NAK | RS-232C NAK | After<br>sending NAK | After sending ACK | OFF | | 0 RUN OO 2-C/N 16 1 2-SD OO 2-P/S 17 | 7 | 4-NEU | RS-422/485 neutral | Transmission sequence initial state (waiting for ENQ) | ENQ<br>received | *2 | | 2 2-RD OO 2-PRO 18 (Unused) OO 2-SIO 19 4 2-NEU OO 4-C/N 20 5 2-ACK OO 4-P/S 21 6 2-NAK OO 4-PRO 22 | 8 | 4-ACK | RS-422/485 ACK | After sending ACK | After<br>sending<br>NAK | OFF | | 7 4-NEU OO 4-SIO 23<br>8 4-ACK OO (Unused)<br>9 4-NAK OO CPU RW 25 | 9 | 4-NAK | RS-422/485 NAK | After sending NAK | After<br>sending<br>ACK | OFF | | 11 4-RD OO (Unused) | 10 | 4-SD | RS-422/485 transmission status | Flashes during transmission | g data | OFF | | (Unused) { OO B0 29 30 B1 B2 31 | 11 | 4-RD | RS-422/485 received data status | Flashes durin<br>receive | g data | OFF | | | 16 | 2-C/N | Result of RS-232C and PC CPU communications | See (4) in the next page | Normal | OFF | | · | 17 | 2-P/S | RS-232C parity/sum check errpr | Parity/sum<br>check error | Normal | OFF | | | 18 | 2-PRO | RS-232C protocol error | Communica-<br>tions<br>protocol<br>error | Normal | OFF | | | 19 | 2-810 | RS-232C SIO error | Overrun,<br>framing error | Normal | OFF | | | 20 | 4-C/N | Result of RS-422/485<br>and PC CPU<br>communications | Parity/sum<br>check error | See(4) in<br>the next<br>page | OFF | | | 21 | 4-P/S | RS-422/485 parity/sum check error | Parity/sum<br>check error | Normal | OFF | | | 22 | 4-PRO | RS-422/485 protocol error | Communica-<br>tion protocol<br>error | Normal | OFF | | | 23 | 4-SIO | RS-422/485 SIO error | Overrun, framing error | Normal | OFF | | | 25 | CPUR/W | Communications with PC CPU | Flashes durin<br>communicatio<br>CPU (ON at r<br>communicatio | ons with PC | ON | | | 26 | сом | Select function | Computer<br>link | Multidrop<br>link | *3 | | LED<br>No. | LED | Meaning of LED<br>Display | | Status of LED | | | | | | | |------------|-----|---------------------------|-----|---------------|------|------|------|------|-------|----------------| | | | Baud rate<br>(BPS) | 300 | 600 | 1200 | 2400 | 4800 | 9600 | 19200 | | | 29 | B0 | | OFF | ON | OFF | ON | OFF | ON | OFF | <del>*</del> 4 | | 30 | B1 | Baud rate status | OFF | OFF | ON | ON | OFF | OFF | ON | | | 31 | B2 | | OFF | OFF | OFF | OFF | ON | ON | ON | | <sup>\*1 :</sup> Because these LED numbers are examples, they are not actually printed out. <sup>\*2, \*3</sup> and \*4 vary according to the transmission specifications switch setting as shown in the following tables. | Mod | de Setting | 1 to 4 | 1 to 4 5 to 8 9 A to D | | | | F | |---------------------|--------------|---------------------------|---------------------------|---------------------------|---------|----------------|--------------------------| | Main Cha<br>LED No. | nnel Setting | RS-232C<br>RS-422<br>/485 | RS-232C<br>RS-422<br>/485 | RS-232C<br>RS-422<br>/485 | RS-232C | RS-422<br>/485 | RS232C<br>RS-422<br>/485 | | 4 | 2-NEU | ON | OFF | OFF | ON | OFF | OFF | | 7 | 4-NEU | OFF | ON | OFF | OFF | ON | OFF | (1) LEDs 2-C/N to 4-SIO (LED Nos.16 to 23) above light when an error occurs. (Sections 3.5.2 and 3.5.3 also give details about 2-SIO and 4-SIO.) The ON/OFF status of the LED Nos. 16 to 23 are stored in the buffer memory at address 101H. The status can be read using the PC CPU instruction which permits checking by a sequence program. (Section 11 gives details about processing when an error is indicated.) (2) After any LED 2-C/N to 4-SIO (LED Nos. 16 to 23) is ON, they remain ON even when the cause of the error is eliminated. It is necessary to send a turn-off request to address 102H of the buffer memory using the sequence program TO instruction to turn OFF the LED. - (3) LEDs RUN to 4-RD (LED Nos. 0 to 11) and CPU R/W (LED No.25) above light corresponding to the relevant status. - (4) LEDs 2-C/N and 4-C/N (LED Nos. 16 and 20) above light in the following circumstances: - (a) When the AJ71UC24 attempts to make an illegal access while the PC CPU is running (a write during program execution, for example). - (b) During abnormal PC CPU access. - (5) The "initial state" column indicates the status when the power is turned ON or the PC CPU is reset. ## 4.3 Settings ## 4.3.1 Setting the dedicated protocol, no-protocol mode, or bidirectional mode The details are as described in the corresponding section in the AJ71C24-S8 User's Manual. ## 4.3.2 Setting of transmission specifications, main channels and terminal resistance | Setting of | Setting<br>Switches | Setting Items | Position of Setting Switch | | | | | | | | Notes | |----------------------------------------------------------------------------|---------------------|--------------------------------------------------|----------------------------|-----|------|------|----------------|------|-------|---------------|----------------------------------------------------------------| | Switches | | | ON | | | | OFF | | | | Notes | | SW11 SW12 SW13 SW16 SW16 SW16 SW16 SW16 SW18 SW21 SW22 SW22 SW22 SW23 SW24 | SW11 | Main channel<br>settings | RS-422/485 | | | | RS-232C | | | | Valid for<br>modes<br>A to D | | | SW12 | Data length | 8 bits | | | | 7 bits | | | | _ | | | SW13 | Baud rate | 300 | 600 | 1200 | 2400 | 4800 | 9600 | 19200 | Unus-<br>able | _ | | | SW14 | Transmission | OFF | ON | OFF | ON | OFF | ON | OFF | ON | | | | SW15 | speed setting | OFF | OFF | ON | ON | OFF | OFF | ON | ON | | | | | | OFF | OFF | OFF | OFF | ON | ON | ON | ON | | | | SW16 | Parity check | Enabled | | | | Disabled | | | | - | | | SW17 | Parity setting | Even | | | | Odd | | | | Valid only<br>when parity<br>check<br>"enabled" is<br>selected | | | SW18 | Stop bit | 2 bits | | | | 1 bit | | | | _ | | | SW21 | Sum check | Enabled | | | | Disabled | | | | <del>-</del> | | | SW22 | Write during<br>RUN | Enabled | | | | Disabled | | | | - | | | SW23 | Computer<br>link/<br>Multidrop<br>link selection | Computer link | | | | Multídrop link | | | | Must be set<br>to ON | | <u> </u> | SW24 | Unusable | - | | | | - | | | | | ## (1) Main channel The main channel in the above table refers to the interface to which the computer is connected. The main channel setting is valid only for modes A to D. In other modes, the setting switch may be in the ON or OFF position. (Section 4.5.4 gives the setting examples for different system configurations.) Setting the main channel defines data flow as shown below: Data received through the main channel is automatically transmitted through the sub channel. Data received through the sub channel is automatically transmitted through the main channel. When the mode switch is set to "A" to "D", only the processing request commands, transmitted from other stations and received through the main channel of the self, are valid with the set mode. The AJ71UC24 executes the requested processing and transmits the result through the main channel. RS-232C is set to the main channel RS-422/485 is set to the main channel ## (2) Transmission specifications The RS-232C and RS-422/485 use the same transmission specifications. They cannot operate with two different transmission specifications settings. Do not set the "unusable" baud rate setting (SW13, 14, and 15 ON). If these switches are set, the RUN indicator LED (LED No. 0) is turned OFF and operation is not possible. ## (3) Sum check Set whether the sum check code is added or not added to the end of the message, when the computer link operates with the dedicated protocol. Sections 8.4.1 to 8.4.4 and 8.4.5 (7) give the message structure and sum check code when the sum check setting is "Enabled". #### (4) Write during RUN Set whether a processing requested by the external device is executed or not executed by the PC CPU in the RUN state when the computer link operates with the dedicated protocol. Section 3.3.1 gives the functions available with this setting. ## 4.3.3 Station number setting The details are as described in the corresponding section in the AJ71C24-S8 User's Manual. #### 4.3.4 Terminal resistance connections For communications via the RS-422/485 interface, connect a terminal resistance to both ends of the connected stations. Connect a 330 $\,\Omega$ , 1/2 W resistance for communications via the RS-422, or a 110 $\,\Omega$ , 1/2 W resistance for communications via the RS-485 to the stations indicated by hatching in the connection examples below. (For details of computer settings, see APPENDIX 6.) <sup>\*1</sup> Connect the terminal resistance to the same terminals for the system configurations of 2:1 and 2:n ratios. ## 4.4 Loading and Installation ## 4.4.1 Handling instructions Except for the screw tightening torque range specified below, follow the instructions given in the corresponding section in the AJ71C24-S8 User's Manual. (Only instruction (4) in the AJ71C24-S8 User's Manual is changed as follows.) (4) Tighten the module mounting screws (optional) and the terminal screws with the torques specified in the following table. | Screw | Tightening Torque Range<br>N·cm (kg·cm) [lb·inch] | | | | | | |--------------------------------------------------|---------------------------------------------------|--|--|--|--|--| | RS-422/485 terminal block terminal screws (M3.5) | 58 to 88 (6 to 9) [5.2 to 7.79] | | | | | | | Module mounting screws (optional) (M4) | 78 to 118 (8 to 12) [6.93 to 10.39] | | | | | | #### 4.4.2 Installation environment The environmental conditions are as specified in the corresponding section in the AJ71C24-S8 User's Manual. ## 4.5 External Wiring ## 4.5.1 Precautions during wiring The precautions are as described in the corresponding section in the AJ71C24-S8 User's Manual, however, put the "M3.5 screw" in the place of the "M4 screw". ## 4.5.2 Connecting the RS-232C connectors The precautions and the connections are as described in the corresponding section in the AJ71C24-S8 User's Manual. (The following is added as "POINT" to (2)(a) in the manual.) #### POINT The CD terminal signal of the AJ71UC24 is treated in different ways in full-duplex and half-duplex transmissions. (See Section 3.2.2.) Set the AJ71UC24 CD terminal signal on the computer as follows: - For full-duplex transmission ...Turn ON the signal in both send and receive data (at all times). (See Section 3.2.2.) - For half-duplex transmission . . . Turn ON the signal only in send data. (See Chapter 5.) ## 4. SETTINGS AND PROCEDURES BEFORE OPERATION MELSEC-A ## 4.5.3 Connecting the RS-422/485 connectors The connections are as described in the corresponding section in the AJ71C24-S8 User's Manual. ## 4.5.4 Connecting a multidrop link and setting modes and terminal resistance The details are as described in the corresponding section in the AJ71C24-S8 User's Manual, however, to the stations of which the SW23 or SW24 is designated to turn ON connect a terminal resistance instead. (See Section 4.3.4.) - 4.6 Self-loopback Test - 4.7 Loopback Test - 4.8 Maintenance and Inspection The details of these operations are as described in the respective corresponding sections in the AJ71C24-S8 User's Manual. # 5. HALF-DUPLEX COMMUNICATIONS USING THE RS-232C INTERFACE MELSEC-A ## 5. HALF-DUPLEX COMMUNICATIONS USING THE RS-232C INTERFACE The details of half-duplex communications using the RS-232C interface are as described in the corresponding chapter in the AJ71C24-S8 User's Manual. ## 6. DATA COMMUNICATIONS USING AN M: N MULTIDROP LINK - MELSEC-A ## 6. DATA COMMUNICATIONS USING AN M: N MULTIDROP LINK The details of data communications using an m: n multidrop link are as described in the corresponding chapter in the AJ71C24-S8 User's Manual. ## 7. INITIAL SETTING OF TRANSMISSION CONTROL DATA TO BUFFER MEMORY MELSEC-A ## 7. INITIAL SETTING OF TRANSMISSION CONTROL DATA TO BUFFER MEMORY 7.1 Setting RS-232C CD Terminal Check Enable/Disable The details of setting RS-232C CD terminal check enable/disable are as described in the corresponding section in the AJ71C24-S8 User's Manual. - 7.2 Setting the Transmission Method for RS-232C - 7.3 Reading Transmission Error Data - 7.4 Settings in the No-Protocol Mode - 7.5 Settings in the Bidirectional Mode The details of the these operations are as described in the respective corresponding sections in the AJ71C24-S8 User's Manual. ## 7.6 Mode Switching Setting ## 7.6.1 Reading in the mode setting state The details are as described in the corresponding section in the AJ71C24-S8 User's Manual. ## 7.6.2 Mode switching designation This section shows how to designate mode switching from a PC CPU and a designation example. ## (1) Normal mode switching <sup>\*:</sup> The time slightly varies depending on the PC CPU used. ## (2) Forced mode switching <sup>\*:</sup> The time slightly varies depending on the PC CPU used. ### 7.7 Transmission Control Setting The details are as described in the corresponding section in the AJ71C24-S8 User's Manual. ### 7.8 Reading RS-232C Signal Data This section describes the reading of the RS-232C communications signal data stored in the buffer memory. ### (1) Signal data indicating area The RS-232C signal data is stored in buffer memory address 11DH, as illustrated below. (2) Example of a program for reading the signal data indicating area The following is an example of a program for reading the signal data stored in buffer memory address 11DH. Example of a program for reading the signal data LED indicating area (AJ71UC24 I/O addresses 80 to 9F) REMARK For the data of each bit in the signal data indicating area, see Section 3.2.2. ### 7.9 Reading the Mode Setting Switch/Station Number Setting Switch Status This section describes the reading of the status of the mode setting and station number setting switches on the face of the AJ71UC24, stored in the buffer memory. ### (1) Switch status indicating area The statuses of the mode setting and station number setting switches are stored in buffer memory address 11EH, as illustrated below: ### (2) Example of a program for reading the switch status indicating area The following is an example of a program for reading the statuses of the mode setting and station number setting switches stored in buffer memory address 11EH. Example of program (AJ71UC24 I/O addresses 80 to 9F) ### REMARK If the mode during operation is different from that set by the face switch due to mode switching (address 119H), it can be checked at the following addresses: - Mode during operation . . . . . (Address 118H) - Mode set by the face switch . . . . (Address 11EH) **MELSEC-A** ### 7.10 Reading the Transmission Specification Setting Switch Statuses This section describes the reading of the statuses of the transmission specification setting switches on the face of the AJ71UC24, stored in the buffer. ### (1) Switch status indicating area The statuses of the transmission specification setting switches are stored in buffer memory address 11FH, as illustrated below. (2) Example of a program for reading the switch status indicating area The following is an example of a program for reading the statuses of the transmission specification setting switches stored in buffer memory address 11FH. Example of program (AJ71UC24 I/O addresses 80 to 9F) For the data of each bit in the switch status indicating area depends on the settings of the transmission specification setting switches on the face of the AJ71UC24 (see Section 4.3.2). MELSEC-A ### 8. COMMUNICATIONS USING DEDICATED PROTOCOLS - 8.1 Data Flow in Communications with Dedicated Protocols - 8.2 Programming Hints - 8.2.1 To write data to the special applications area in buffer memory - 8.2.2 PC CPU operation during data communications The descriptions are as given in the respective corresponding sections in the AJ71C24-S8 User's Manual. ### 8.2.3 Precautions during data communications Except for the following, the precautions are all given in the corresponding section in the AJ71C24-S8 User's Manual. (Precautions (2) and (4) in the manual are changed as follows.) (2) Framing errors in the computer A framing error might occur in the computer if nothing is sent from the AJ71UC24 to the computer via the RS-422 interface. In this case, set the computer to ignore all data sent from the AJ71UC24 until an ENQ, ACK or NAK code is transmitted. (4) Data link error processing The AJ71UC24 enters the standby state (see Section 3.6 I/O Signals List for CPU) if a data link or network error occurs during communications with a PC CPU (of a number other than FFH) of another station on MELSECNET (II) or MELSECNET/B. If such an error is detected by the computer when executing a time check, send a clear command (EOT or CL code, see Section 8.4.5 (1)) to initialize the transmission sequence. - 8.3 Basics of Dedicated Protocol Control Procedures - 8.4 Basic Formats of Dedicated Protocol - 8.4.1 Control format 1 - 8.4.2 Control format 2 - 8.4.3 Control format 3 - 8.4.4 Control format 4 ### 8.4.5 Setting protocol data Except for the "PC CPU numbers and accessible stations" shown below, the details are as described in the corresponding section in the AJ71C24-S8 User's Manual. (Step (4) in the section in the manual is changed as follows.) (4) PC CPU numbers and accessible stations The PC CPU number determines which PC CPU on MELSECNET (II) or MELSECNET/B to access. The PC CPU number may be FFH or from 00H to 40H (or from 00H to 1FH on MELSECNET/B), which are set in the link module or network module, in a 2-digit ASCII code (hexadecimal). (a) Accessing PC CPUs equipped with AJ71UC24 to which a computer is connected Set all PC CPU numbers to "FF" (host) using the computer. Use any function except for the on-demand function. (b) Accessing from a host station PC CPU equipped with AJ71UC24 to another station PC CPU in the same system | System Name | Computer-<br>Connected<br>AJ71UC24-<br>Equipped PC CPU | Station to be<br>Accessed | PC CPU Number | |---------------|--------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------| | MELSECNET(II) | Master station | Local station<br>Remote I/O station | Set the corresponding link module station number (1 to 64) in hexadecimal (00H to 40H). | | . , | Local station | Master station | Set 00H. | | MELSECNET/B | Master station | Local station | Set the corresponding link module station number (1 to 32) in hexadecimal (01H to 20H). | | | Local station | Master station | Set 00H. | <sup>\*1:</sup> Only the stations of the network number registered in the computer-connected station (host) are accessible. (See Section 8.16.3.) <sup>\*2:</sup> If the host station is an AnACPU, other normal stations are inaccessible. **MELSEC-A** - (c) The range of the PC CPUs which can be accessed by setting the PC CPU numbers is shown below. - 1) MELSECNET (II), MELSECNET/B | Computer-Connected | PC CPUs to Which a Link is Possible (PC CPU Number) | | | | | | | | | | |-----------------------------|-----------------------------------------------------|----------------------------------------|-----------|---------------|-----------|-----------|-----------|-----------|-----------|-----------| | AJ71UC24-Equipped<br>PC CPU | Host<br>(FF) | M<br>(0) | L1<br>(1) | L2/m<br>(2/0) | L3<br>(3) | R4<br>(4) | l1<br>(1) | 12<br>(2) | r3<br>(3) | 14<br>(4) | | М | 0 | —————————————————————————————————————— | 0 | 0 | 0 | 10 | Х | Х | Х | х | | L1 | 0 | 0 | _ | х | Х | Х | Х | Х | x | Х | | L2/m | 0 | 0 | х | | Х | × | 0 | 0 | 110 | 0 | | 11 | 0 | Х | х | 0 | х | х | _ | х | х | Х | O . . . . Accessible to all devices by setting appropriate PC CPU numbers. \*1O .... Accessible to special function buffer memory by setting appropriate PC CPU numbers. ### POINT Even if MELSECNET (II) is replaced by MELSECNET/B in any of the tiers, the range of accessible PC CPUs remains the same. ### 8.5 Transmission Sequence Timing Charts and Communications Time The details are as described in the corresponding section in the AJ71C24-S8 User's Manual. MELSEC-A ### 8.6 Character Area Data Transmission The details are as described in the corresponding section in the AJ71C24-S8 User's Manual, except that the following "POINT" is added. ### POINT Use A to F (capital) to set characters in the character area. ### 8.7 Device Memory Read/Write ### 8.7.1 Commands and device ranges Except for the following AnACPU common commands and the device ranges, the details are as described in the corresponding section in the AJ71C24-S8 User's Manual. (Step (2) in the section in the manual is changed as follows.) - (2) The AnACPU dedicated commands and device ranges used for device memory read/write are described below. - (a) AnACPU dedicated commands | Command | | mmand | | Number of | PC ( | CPU Sta | itus | | | |---------------------------|---------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------|------------|-------------|-----------| | | | | | | Points<br>Processed | | Durin | g RUN | Reference | | Iten | n | Sym-<br>bol | ASCII<br>Code | Processing Contents | per<br>Communi-<br>cations | During<br>STOP | SW22<br>ON | SW22<br>OFF | Sections | | - | Bit<br>units | JR | 4 <b>А</b> н, 52н | Reads bit devices (X, Y, M, etc.) in units of points. | 256 points | | | | 8.7.2 | | Batch<br>Read | Word | QR | 51H, 52H | Reads bit devices (X, Y, M, etc.) in units of 16 points. | 32 words<br>(512 points) | 0 | 0 | 0 | 8.7.3 | | | units | Qn. | 51H, 52H | Reads word devices (D, R, T, C, etc.) in units of points. | 64 points | _ | | | 0,7,10 | | | Bit<br>units | JW | 4 <b>A</b> H, 57H | Writes data to bit devices (X, Y, M, etc.) in units of points. | 160 points | <u> </u> | | | 8.7.4 | | Batch<br>Write | Word | 0.41 | F4 F7 | Writes data to bit devices (X, Y, M, etc.) in units of 16 points. | 10 words<br>(160 points) | 0 | ٥ | × | 8.7.5 | | | units | QW | 51н, 57н | Writes data to word devices (D, R, T, C, etc.) in units of points. | 64 points | _ | | | | | | Bit<br>units | JT | 4Ан, 54н | Sets/resets bit devices (X, Y, M, etc.) in units of points by designating the devices and device numbers at random. | 20 points | 0 | 0 | x | 8.7.6 | | Test<br>(Random<br>Write) | Word | 0.7 | 54 54 | Sets/resets bit devices (X, Y, M, etc.) in units of 16 points by designating the devices and device numbers at random. | 10 words<br>(160 points) | | | | 8.7.7 | | | units | Qi | QT 51H, 54H Writes data to word devices (D, R, T, C, etc.) in units of points by designating the devices and device numbers at random. | | | | | 0.7.7 | | | | Bit<br>units | JM | 4 <b>A</b> H, 4DH | Sets the bit devices (X, Y, M, etc.) to be monitored in units of points. | 40 points | | | | ! | | Monitor<br>Data<br>Regis- | Word | 014 | 5411 4D11 | Sets the bit devices (X, Y, M, etc.) to be monitored in units of 16 points. | 20 words<br>(320 points) | · | 0 | 0 | | | tration | units | QM | Sets the word devices (D, R, T, C, | | 20 points | | _ | | 8.7.8 | | Masitas | Bit<br>units | MJ | 4DH, 4AH | Monitors the devices registered for | | | 0 | | | | Monitor | Word<br>units | I MACO | 4Dн, 51н | monitoring. | | | | | | Note : o .... Executable x .... Not executable MELSEC-A (b) Device ranges when AnACPU dedicated commands are used The devices and device number ranges that can be used for device memory access operation are described below. The device designation code consists of 7 characters. Leading zeros in the device number (underlined zeros in $X_000070$ , for example) can be expressed with a blank code (20H). | | Bit Device | | Word Device | | | | |---------------------|----------------------------------------|---------------------------------------|------------------------------|----------------------------------------|---------------------------------------|--| | Device | Device Number<br>Range<br>(Characters) | Decimal/<br>Hexadecimal<br>Expression | Device | Device Number<br>Range<br>(Characters) | Decimal/<br>Hexadecimal<br>Expression | | | Input X | X000000 to<br>X0007FF | | Timer<br>(present value) T | TN00000 to TN02047 | | | | Output Y | Y000000 to<br>Y0007FF | Hexadecimal | Counter<br>(present value) C | CN00000 to<br>CN01023 | Decimal | | | Internal relay M | M000000 to<br>M008191 | | Data register D | D000000 to<br>D006143 | | | | Latch relay L | L000000 to<br>L008191 | Decimal | Link register W | W000000 to<br>W000FFF | Hexadecimal | | | Step relay S | S000000 to<br>S008191 | | File register R | R000000 to<br>R008191 | | | | Link relay B | B000000 to<br>B000FFF | - Hexadecimal | pecial register D | D009000 to<br>D009255 | Decimal | | | Annunciator F | F000000 to<br>F002047 | | | | | | | Special relay M | M009000 to<br>M009255 | | | | | | | Timer (contact) T | TS00000 to<br>TS02047 | Decimal | | | | | | Timer (coil) T | TC00000 to<br>TC02047 | Dominar | ; | | | | | Counter (contact) C | CS00000 to<br>CS01023 | | | | | | | Counter (coil) C | CC00000 to<br>CC01023 | 1 | | | : | | ### POINTS - (1) To designate the bit device ranges in units of words, the bit device number must be a multiple of 16. - For special relays M, whose device number is M9000 or greater, designation is possible by using "9000 + multiples of 16". - (2) Although the ranges are designated for M, L, and S, if the range for M is designated by L or S, the same processing occurs. This is also true for the ranges for L and S. - (3) The ranges of special relays (M9000 to M9255) and special registers (D9000 to D9255) are divided into the areas for read only, write only, and system use. Trying to write data to the ranges outside the write-only area might cause the PC CPU to malfunction. The ACPU programming manual gives details concerning special relays and special registers. - 8.7.2 Batch read in units of bits - 8.7.3 Batch read in units of words - 8.7.4 Batch write in units of bits - 8.7.5 Batch write in units of words - 8.7.6 Testing device memory in units of bits (random write) - 8.7.7 Testing device memory in units of words (random write) - 8.7.8 Monitoring device memory The descriptions are as given in the respective corresponding sections in the AJ71C24-S8 User's Manual. - 8.8 Extension File Register Read and Write - 8.8.1 ACPU common commands and addresses - 8.8.2 AnA dedicated commands and device numbers The descriptions are as given in the respective corresponding sections in the AJ71C24-S8 User's Manual. ### 8.8.3 Precautions during extension file register read /write Except for the following, the details are as described in the corresponding section in the AJ71C24-S8 User's Manual. (Step (2) in the section in the manual is changed as follows.) (2) Some types of memory cassette loaded to the PC CPU are unable to detect an error (character area error 06H) even if an attempt is made to read or write after specifying a block number which does not exist. In this case, data which is read may not be correct and writing such incorrect data may destroy the PC CPU user memory. Be sure to check the type of memory cassette and the parameter Be sure to check the type of memory cassette and the parameter settings before using this function. | Туре | Block Numbers Which do not Cause<br>a Character Area Error (06H) | | | | | | | |-----------------------|------------------------------------------------------------------|----------------|----------------|--|--|--|--| | of Memory<br>Cassette | A0J2H, A2, A3CPU | A2N, A3NCPU | A3H, AnA | | | | | | A3NMCA-12 | | No.10 to No.11 | | | | | | | A3NMCA-18 | | No.10 to No.28 | | | | | | | A3NMCA-24 | _ | No.13 to No.20 | No.13 to No.28 | | | | | | A3NMCA-40 | | | No.21 to No.28 | | | | | | A4UMCA-32E | | | NO.21 10 NO.28 | | | | | (For details, see the UTLP-FN1 Operating Manual or the A2A (S1)/A3ACPU User's Manual.) MELSEC-A - 8.8.4 Batch read of the extension file register (ACPU common command) - 8.8.5 Batch write of the extension file register (ACPU common command) - 8.8.6 Direct read of the extension file register (AnACPU dedicated command) - 8.8.7 Direct write of the extension file register (AnACPU dedicated command) - 8.8.8 Testing (random write) the extension file register (ACPU common command) - 8.8.9 Monitoring the extension file register The descriptions are as given in the respective corresponding sections in the AJ71C24-S8 User's Manual. - 8.9 Buffer Memory Read and Write - 8.10 Special Function Module Buffer Memory Read and Write The descriptions are as given in the respective corresponding sections in the AJ71C24-S8 User's Manual. ### 8.11 Remote Run/Stop of PC CPU and Reading PC CPU Model Name ### 8.11.1 Commands (1) The following table shows the ACPU common commands used for remote run/stop and PC CPU model name reading. | | Comr | | <del></del> | | State of PC CPU | | | |------------------------------------|------|-------------|--------------------------------------------------|--------|-----------------|-----------------------------|-------------------| | | Com | manu | <b>n</b> | During | During RUN | | Reference | | Symbol ASCII | | | Processing | | | Write<br>Disable<br>Setting | Sections | | Remote RUN | RR | 52H,<br>52H | Requests remote RUN of the PC CPU. | 0 | 0 | 0 | Section | | Remote STOP | RS | 52H,<br>53H | Requests remote STOP of the PC CPU. | 0 | 0 | 0 | 8,11,2 | | PC CPU Model Name<br>Code Read | PC | 50H,<br>43H | Reads the model name code of the PC CPU. | ٥ | 0 | 0 | Section<br>8.11.3 | | PC CPU Model Name and<br>Code Read | PU | 50H,<br>55H | Reads the model name and its code of the PC CPU. | 0 | 0 | 0 | Section<br>8.11.4 | Note: O..... Executable ### 8.11.2 Remote RUN/STOP ### 8.11.3 Reading PC CPU model name The descriptions are as given in the respective corresponding sections in the AJ71C24-S8 User's Manual. ### 8.11.4 Reading PC CPU model name and its code This function reads the model name and corresponding code of a PC CPU linking with the computer. ### (1) PC CPU model names and corresponding codes to be read | PC CPU Model Name | Gode and Model Na | me To Be Read | PC CPU Model Name | Code and Model Name To Be Read | | | |---------------------|--------------------|---------------|-------------------|--------------------------------|------------|--| | FO OFO MODEL ITAINS | Code (Hexadecimal) | Model Name | FC CFC Model Name | Code (Hexadecimal) | Model Name | | | A0J2HCPU | 98H | A0J2H | A3CPU | АЗН | A3 | | | A1CPU, A1NCPU | · A1H | *1 | A3NCPU | A3n _ | *1 | | | A1SCPU(-S1) | 98H | A1S | A3ACPU | 94H | A3A | | | A2CPU(-S1) | A2H | A2 | АЗНСРИ | A4H | A3H | | | A2NCPU(-S1) | AZT T | *1 | A3MCPU | A47 [ | АЗМ | | | A2ACPU | 92H | A2A | A52GCPU | 9AH | A52G | | | A2ACPU-S1 | 93H | A2AS1 | A73CPU | A3H | *1 | | | A2CCPU | 9AH | A2C | 1 | | | | The number "1" represents a blank (20H). ### (2) Reading PC CPU model name (ACPU common commands) The following is a method and example of designating the control protocol for reading the model name and corresponding code of a PC CPU linking with the computer. - MELSEC-A ### 8.12 Program Read/Write ### 8.12.1 Precautions during program read/write - MELSEC-A - 8.12.2 Program read/write control procedures - 8.12.3 Parameter memory read/write - 8.12.4 Sequence program read/write MELSEC-A - 8.12.5 Microcomputer program read/write - 8.12.6 Comment memory read/write - 8.12.7 Extension comment memory read/write - 8.13 Global Function - 8.14 On-demand Function - 8.15 Loopback Test ## 9. COMMUNICATIONS WITH A COMPUTER IN THE NO-PROTOCOL MODE **MELSEC-A** ### 9. COMMUNICATIONS WITH A COMPUTER IN THE NO-PROTOCOL MODE - 9.1 Basics of the No-Protocol Mode - 9.2 Handshake I/O Signals - 9.3 Programming Hints - 9.3.1 To write data to the special applications area in buffer memory The descriptions are as given in the corresponding sections in the AJ71C24-S8 User's Manual. ### 9.3.2 Precautions during data communications Except for the following, the details are as described in the corresponding section in the AJ71C24-S8 User's Manual. (Step (3) in the section in the manual is changed as follows.) (1) Framing errors in the external device A framing error might occur in the external device if nothing is sent from the AJ71UC24 to the device via the RS-422 interface. In this case, add to the head of the data sent from the AJ71UC24 a code, which helps the external device recognize the head of the data, using a sequence program. - 9.4 Basic Program to Read/Write Buffer Memory - 9.5 Receiving Data in the No-Protocol Mode (External Device → AJ71UC24) - 9.6 Sending Data in the No-Protocol Mode (AJ71UC24 → External Device) ### 10. COMMUNICATIONS IN THE BIDIRECTIONAL MODE - 10.1 Bidirectional Mode Basics - 10.2 Handshake Signals and Buffer Memory - 10.3 Programming Hints - 10.3.1 System configuration and communications mode for bidirectional mode communications - 10.3.2 To write data to the special applications area in buffer memory The descriptions are as given in the respective corresponding sections in the AJ71C24-S8 User's Manual. ### 10.3.3 Precautions during data communications Except for the following, the details are as described in the corresponding section in the AJ71C24-S8 User's Manual. (Step (7) in the section in the manual is changed as follows.) (6) Framing errors in the computer A framing error might occur in the computer if nothing is sent from the AJ71UC24 to the computer via the RS-422 interface. In this case, set the computer to ignore all data transmitted from the AJ71UC24 until an ENQ, ACK or NAK code is sent. - 10.4 Bidirectional Control Procedure Basics - 10.5 Bidirectional Communications Basics - 10.6 Processing an AJ71UC24 for Simultaneous Send in Full-Duplex Mode - 10.7 Basic Program to Read/Write Buffer Memory - 10.8 Receiving Data in the Bidirectional Mode (Computer → AJ71UC24) - 10.9 Transmitting Data in the Bidirectional Mode (AJ71UC24 $\rightarrow$ Computer) ### 11. TROUBLESHOOTING This chapter describes errors which can occur with the computer link function and troubleshooting procedures. ### 11.1 NAK Error Codes with Dedicated Protocols Table 11.1 shows the error codes and their descriptions when the NAK code is transmitted between the computer and the PC CPU using dedicated protocols. The error codes are transmitted as 2-digit ASCII (hexadecimal) between 0H and FFH. If several errors occur simultaneously, the code with the lowest number takes precedence and is transmitted. If any of the following errors occurs, the transmission sequences are initialized and LEDs 2-NEU and 4-NEU (LED Nos. 4 and 7) are turned ON. Table 11.1 Error Code List | Error<br>Code<br>(Hexa-<br>decimal) | Error | Error Description | Indicator<br>LED No. | Corrective Actions | |-------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | оон | Disable<br>during<br>RUN | Invalid access has been made during RUN. (1) Data has been written to a PC CPU with the SW22 OFF (write disable during RUN). (2) Sequence program and parameters have been written. | 2-C/N<br>(LED No.10)<br>4-C/N<br>(LED No.20) | (1) Start communications after turning ON the SW22. (2) Write parameters after setting the PC CPU to STOP. | | 01H | Parity<br>error | Parity error (1) With the SW16 ON (parity enabled), the parity check result does not match the state (ON/OFF) of the SW17 (odd/even parity). | | (1) Check the control protocol, and change the SW setting or data to restart data communications. | | 02H | Sum<br>check<br>error | Sum check error (1) With the SW21 ON (sum check enabled), the sum check result of the received data does not match the sum check code of the transmitted data, i.e., the sent data is different from the received data. | 2-P/S<br>(LED No.17)<br>4-P/S<br>(LED No.21) | (1) Check the data transmitted from the computer and the sum check result. Correct invalid data, and restart data communications. | | 03Н | Protocol<br>error | The communications protocol is not valid. (1) Communications has been made with a protocol different from the one set by the mode setting switch. Or, the protocol is partly different from the designated one. | 2-PRO<br>(LED No.18)<br>4-PRO<br>(LED No.22) | (1) Check and correct<br>the mode setting<br>switch position and<br>the control protocol,<br>and restart data<br>communications. | | 04H | Framing<br>error | Framing error (1) The data received does not match the setting of the SW18 (stop bit). | 2-SIO<br>(LED No.19)<br>4-SIO<br>(LED No.23) | (1) Change the setting of the SW18 or the control protocol to restart data communications. | | 05H | Overrun<br>error | Overrun error (1) New data has been transmitted before the AJ71UC24 received all the preceding data. | 2-SIO<br>(LED No.19)<br>4-SIO<br>(LED No.23) | (1) Decrease the data transmission speed and restart data communications. | Table 11.1 Error Code List (Continued) | Error<br>Code<br>(Hexa- | Error | Error Description | Indicator<br>LED No. | Corrective Actions | |-------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | decimal) | Character<br>area error | Character area A, B or C error, or the designated command does not exist. (1) The designation of the character area A, B or C for the control protocol set with the mode setting switch is not correct. (2) A command used with the control protocol does not exist. The number of processing points is outside the allowable range, or the designated device number does not exist in the designated PC CPU. (3) The device number is not set with the required number of characters. ACPU common command: 5 characters, Anacpu common command: 7 characters | 2-PRO<br>(LED No.18)<br>4-PRO<br>(LED No.22) | (1) Check and correct the character area A, B or C, and restart data communications. (2) See the functions list in Section 3.3.1 and the PC CPU User's Manual to correct the designated communications. (3) See Section 8.7.1 to correct the number of setting characters of the device number, and restart data communications. | | 07Н | Character<br>error | Character error (1) A character other than "A to Z", "0 to 9", "_" and the control codes in Section 8.4.5 (1) has been received. | | (1) Check and correct<br>the transmitted data,<br>and restart data<br>communications. | | 08Н | PC CPU<br>access<br>error | Buffer memory is unable to make communications with the PC CPU. (1) The PC CPU is not the model mentioned in Section 2.2. | 2-C/N<br>(LED No.16)<br>4-C/N<br>(LED No.20) | (1) Use a PC CPU<br>which can perform<br>data communi-<br>cations. | | 10H | PC CPU<br>number<br>error | The designated PC CPU number does not exist. (1) The PC CPU number designated with the control protocol was not the self "FF" or a station number set with the MELSECNET link parameters. | 2-C/N<br>(LED No.16)<br>4-C/N<br>(LED No.20) | (1) Change the PC CPU number to the self "FF" or a station number set with the MELSECNET link parameters, and restart data communications. | | 11H | Mode<br>error | Incorrect communications between an AJ71UC24 and a PC CPU. (1) After the AJ71UC24 has correctly received a request from the computer, normal data communications is not performed between the AJ71UC24 and the PC CPU due to noise or some other reason. | _ | (1) Restart data communications. If the error recurs, check for noise and /or other causes, or replace the AJ71UC24. Then, restart data communications. | | 12H | Special<br>function<br>module<br>designation<br>error | Special function module designation error (1) A special function module, which has buffer memory and is capable of performing data communications, is not placed in the designated special function module number's position. Or the module number is wrong. | 2-C/N<br>(LED No.16)<br>4-C/N<br>(LED No.20) | (1) Change the designated data of the control protocol or the special function module position, and restart data communications. | **Table 11.1 Error Code List (Continued)** | Error<br>Code<br>(Hexa-<br>decimal) | Error | Error Description | Indicator<br>LED No. | Corrective Actions | |-------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | 13H | Program<br>step<br>number<br>designation<br>error | Error in the designation of a sequence program step number. (1) A step number was designated, which lay outside the program range designated by the PC CPU parameters. (2) A subsequence program that did not exist (or could not be designated) was designated. | 2-PRO<br>(LED No.18)<br>4-PRO<br>(LED No.22) | (2) Check the model | | 18H | Remote<br>error | Remote RUN/STOP is impossible. Remote STOP/PAUSE has already been executed from another module (such as another AJ71UC24). | 2-PRO<br>(LED No.18)<br>4-PRO<br>(LED No.22) | (1) Check whether remote STOP/PAUSE is executed from another module. If executed, cancel it, and restart transmission. | | 20H | Data link<br>error | Access was made to a station with which communications was discontinued. | 2-C/N<br>(LED No.16)<br>4-C/N<br>(LED No.20) | Check the state of the data link. | | 21H | Special<br>function<br>module<br>bus error | Memory access to the special function module cannot be made (for commands TR and TW). (1) Special function module control bus error (2) Special function module breakdown | 2-C/N<br>(LED No.16)<br>4-C/N<br>(LED No.20) | The PC CPU, base unit, special function module or AJ71UC24 hardware has broken down. Consult the nearest Mitsubishi representative. | | 31H | Command<br>error | An AnACPU dedicated command has been used with a PC CPU other than the AnACPU. | 2-PRO<br>(LED No.18)<br>4-PRO<br>(LED No.22) | Use a proper<br>command for the PC<br>CPU concerned. | ### REMARKS - (1) Error codes 00H to 08H are transmitted to a computer after diagnosis by an AJ71UC24, when access is made by the computer to the AJ71UC24. - (2) Error codes 10H to 21H, 31H to 32H and 41H are transmitted from an AJ71UC24 to a computer after diagnosis by a PC CPU, when access is made by the AJ71UC24 to the PC CPU. ### 11.2 Bidirectional Mode Error Codes ### 11.3 Troubleshooting # **MEMO** ### **MULTIDROP LINK FUNCTION** This part describes the specifications, functions, buffer allocation and programming for using the AJ71UC24 as a multidrop link function module. ### 12. SPECIFICATIONS FOR MULTIDROP LINK FUNCTION This section describes the transmission and interface specifications of the AJ71UC24. Since the functions, I/O specifications used with the PC CPU, and buffer memory differ with station settings of multidrop link master and multidrop link local, refer to respective section describing station settings. ### 12.1 Transmission Specifications | | Item | Specifications | |-----------------------|------------|----------------------------------| | Interface | | Conforms to RS-422/485. | | Transmission sys | stem | Half duplex communication system | | Synchronous sys | tem | Asynchronous system | | Transmission spe | ed | 19200/38400 BPS (selectable) | | · | Start bit | 1 | | D. 4. 5 | Data bit | 7 | | Data format | Parity bit | 1 | | | Stop bit | 1 | | Paula data dan | | Parity check (even) | | Error detection | | BCC check | | DTR/DSR (ER/DI | R) control | Absent | | DC1/DC3, DC2/D | C4 control | Absent | | Transmission distance | | Total length 500 m (1640 ft) | | Current consumption | | 5 VDC 0.1 A | | I/O required | | 32 points | | Recommended c | able | SPEV (SB)-MPC-0.2 X 3P | ### 12.2 RS-422/485 Interface Specifications (1) Fig. 12.1 gives the specifications of the RS-422/485 interface used for connection between a computer and the AJ71UC24 and between the AJ71UC24 modules. Fig. 12.1 RS-442/485 Interface Specifications (2) Fig. 12.2 shows a function block diagram of the RS-422/485 interface. Fig. 12.2 Function Block Diagram of the RS-422/485 Interface ### 12.3 RS-422 Cable Specifications RS-422 cables must conform to the following specifications. | Item | Description | |------------------------------------|-----------------------------| | Cable type | Shielded | | Number of pins | 3 Pairs | | Conductor resistance (20°C) | 88.0 Ω/km or less | | Insulation resistance | 10,000 MΩ km or less | | Dielectric strength | 500 VDC, 1 minute | | Electrostatic capacity (1 KHz) | 60 nF/km or less on average | | Characteristic impedance (100 KHz) | 110 ± 10 Ω | Fig. 12.3 RS-422 Cable Specification ### 13. SETTINGS AND PROCEDURES BEFORE OPERATION ### 13.1 Settings and Procedures before Operation ### 13.2 Nomenclature and LED Signals and Displays This section shows the nomenclature of the AJ71UC24 and the details of the LEDs. ### 13.2.1 Nomenclature This section shows the nomenclature of the AJ71UC24. | ſ | AJ71UC24 | No. | Name | Description | Reference<br>Sections | |------|---------------------|-----|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | (1)→ | 6-30= -0-70 -0-70 | (1) | Indicator LEDs | Display the operating status, computer communications underway and alarms. What the ON/OFF status indicates depends on each indicator LED. | Section 13.2.2 | | | (3) | (2) | Transmission<br>specification<br>setting switches | Used to select data bit, parity presence/absence, stop bit, sum check enable/disable, etc. (All switches factory-set to OFF) | Section 13.3.2 | | ſ | - O | (3) | Mode setting switch | Unusable<br>(Factory-set to 0) | | | (2)→ | | (4) | Station number setting switches | Switch to set the station number in a multidrop link system. The X1 rotary switch is valid, and the X10 rotary switch is ignored. | Section 13.3.3 | | | • | (5) | RS-232C<br>connector | This connector is not used in a multidrop link system. | | | | (5) | (6) | RS-422/485<br>interface | RS-422/485 interface for connecting an AJ71UC24 with another station in a multidrop link system. | Section 12.2 | | | 60 | | | | | ### 13.2.2 LED signals and displays The following table shows the names and displays of the LEDs on the face of the AJ71UC24. | | LED<br>No. | LED<br>Name | Meaning of LED<br>Display | LED ON | LED OFF | Initial<br>Status<br>of<br>LED | |----|------------|-------------|---------------------------------------------|-----------------------------------------------------------------------------------|-------------------|--------------------------------| | | 0 | RUN | Normal run | Normal | Error | ON | | 9) | 7 | L1 | Data transmission sequence execution status | Being executed | Not<br>executed | OFF | | | 8 | L2 | Connection preparation sequence error | Connection preparation sequence error | Normal | OFF | | ŀ | 9 | L3 | Data transmission sequence error | Data transmission sequence error | Normal | OFF | | | 10 | 4-SD | RS-422/485 send data status | Data being sent | Data not sent | OFF | | | 11 | 4-RD | RS-422/485 receive<br>data status | Data being received | Data not received | OFF | | | 20 | L4 | Self-loopback test error | RS-422/485 data communications error | Normal | OFF | | | 22 | L6 | Error slave station | Transmission being executed at stations other than error slave station | Normal | OFF | | | 25 | CPU<br>RW | Result of communications with PC CPU | Flashes during communications with PC CPU (ON when no communications is executed) | | ON | | J | 26 | сом | Function selection | Computer link | Multidrop<br>link | *2 | | | 27 | M.D.M | Multidrop link master station designation | ON when SW23 is OFF (<br>link) and SW24 is ON (m<br>station) | | OFF | | | 28 | M.D.L | Multidrop link local<br>station designation | ON when both SW23 (mu<br>link) and SW24 (local sta<br>OFF | | OFF | | LED<br>No. | LED<br>Name | Meaning of LED<br>Display | Status of LED | | | | Initial<br>Status<br>of<br>LED | |------------|-------------|---------------------------|---------------|-------|----|-------|--------------------------------| | 29 | Bo | | OFF | | ON | | | | 30 | B1 | Baud rate status | ON | 19200 | ON | 38400 | •2 | | 31 | B2 | | ON | - | ON | | • | <sup>\*1</sup> The LED numbers shown above are just examples. They are not printed on the actual module. <sup>\*2</sup> The initial status of the LEDs depends on the settings of the transmission specification setting switches (see Section 13.3.2). ### 13.3 Settings ### 13.3.1 Setting master/local station This section describes how to set the AJ71UC24 as a master station or local station. | Catting Cwitch | Switch | Satting Itam | Status of Setting Switch | | | | |----------------|--------|---------------------------------|--------------------------|---------------|--|--| | Setting Switch | Number | Setting Item ON | | OFF | | | | SW → ON 23 24 | SW24 | Master/Local<br>station setting | Master station | Local station | | | The setting cannot be changed during operation even if the setting switch is set to the other position. It becomes valid when the power is turned on or the PC CPU connected to the AJ71UC24 is reset. ### 13.3.2 Settings of transmission specifications The following table shows the settings of the transmission specifications (data bit, baud rate, etc.) and describes the setting switches. | Setting | | Switch | | Setting Item | | S | tatus | of Se | tting Switch | | | | | | | | | | | | | | | |--------------|---------------------|-------------------------------------------------------|--------------------|------------------------------------------------------|---------------|--------------------------------|---------------|---------------|--------------------------|--------------|-------|-------|------|------|----------------------|------|-----|------|------|------------------|-----|-------|--| | Switch | | Number | Setting item | | ON | | | | OFF | | | | | | | | | | | | | | | | | | SW11 | Self-loopback test | | Test mode | | | | Data transmission mode x | | | | | | | | | | | | | | | | | | SW12 | Date | bit setting | | 8-bit | | | | 7-bit | | | | | | | | | | | | | | | | | | | Baud rate (BPS) | Un-<br>usable | Un-<br>usable | Un-<br>useble | Un-<br>usable | Un-<br>uesbie | Un<br>usable | 19200 | 38400 | | | | | | | | | | | | | SW11 → 0 | N | SW13 | | | ОИ | OFF | ON | OFF | ON | OFF | ON | | | | | | | | | | | | | | SW12<br>SW13 | SW15 SW16 SW17 SW18 | SW14 setting SW15 SW16 Parity SW17 Even/C SW18 Stop b | | Transmission speed setting | | OFF | ON | ON | OFF | OFF | ON | ON | | | | | | | | | | | | | SW14 SW15 | | | | OFF | OFF | OFF | OFF | ON | ON | ON | ON | | | | | | | | | | | | | | SW16 SW17 | | | → ON | → ON | → ON | → ON | → ON | ON | → ON | → ON | ) S | 25 | SW16 | Pari | ty presence/absence | Pres | ent | | | Abs | ent | | | | SW18 | | | | | | | | | | | | | SW17 | Eve | n/Odd parity setting | Eve | 1 | | | Odd | | | | | SW21 SW22 | | | | | | | | | | | | | | | | | | SW18 | Stop | Stop bit setting | | 2-bit | | | SW23<br>SW24 | | | | SW21 | | n check<br>ble/disable setting | Ena | bled | | | Disc | ibled | | | | | | | | | | | | | | | SW22 | (who | Link processing setting (when slave station is down) | | Continued | | | | Discontinued | | | | | | | | | | | | | | | | | SW23 | | nputer link/multidrop<br>selection | Computer link | | | | Multidrop link | | | | | | | | | | | | | | | The switches SW16 to SW21 and SW23 must be set to the positions indicated by hatching. (1) The above settings cannot be changed during operation even if the switches (SW11 to SW23) are set to the other position. They become valid when the power is turned on or the PC CPU connected to the AJ71UC24 is reset. - (2) The SW22 is valid only when the AJ71UC24 is set as the master station. By setting the switch to ON, even if a slave station in the link system goes down in the middle of operation, the AJ71UC24 will disconnect it from the system and continue link processing. And the down slave station, as soon as it is restored to the normal state, will automatically return to the link system. - If the link system has a down slave station with the SW22 OFF, the system discontinues link processing to all stations. - (3) The baud rate can be set to 19200BPS or 38400BPS with the SW13. SW14 and SW15. Set the baud rate to 38400BPS when the AJ71UC24 is a local station and the AJ71C22 is the master station. - (4) Set the SW21 to OFF at all times. ### 13.3.3 Station number setting - (1) When an AJ71UC24 is used as a master station Station setting switches are invalid. - (2) When an AJ71UC24 is used as a local station Only unit's place of station number setting switch is valid. **Station Number Setting Application Switches** 0 Unused Station 1 1 2 Station 2 3 Station 3 4 Station 4 5 Station 5 Station 6 6 7 Station 7 Station 8 8 Terminal re- sistance is necessary ### 13.3.4 Connection of terminal resistance Connect terminal resistance to the stations at both ends of a system connected by cable. An example of a connecting terminal resistance is given below. - (1) Modules to which a terminal resistance needs to be connected - (a) When the following module is used as a master station: AJ71UC24 : RS-422 communication (terminal resistance: 330 $\Omega$ ) or RS-485 (terminal resistance: 110 $\Omega$ ) A0J2-C214(S1) : RS-422 communication (terminal resistance: 330 $\Omega$ ) AJ71C22(S1) : RS-422 communication (terminal resistance: 330 $\Omega$ ) # Master Local Local Local Local Without re- sistance AJ71UC24 : Connect terminal resistance to the shaded modules. (b) When the following module is used as a local station: Without re- sistance Terminal re- sistance is necessary AJ71UC24 : RS-422 communication (terminal resistance: 330 $\Omega$ ) or RS-485 (terminal resistance: 110 $\Omega$ ) Without re- sistance A0J2-C214(S1): RS-422 communication (terminal resistance: 330 Ω) A0J2C25 : RS-422 communication (terminal resistance: 330 $\Omega$ ) : Connect terminal resistance to the shaded modules. ### 13.4 External Wiring ### 13.4.1 Multidrop link connection Connect the AJ71UC24 and slave stations as shown below. - (1) The AJ71UC24 must be at the end as shown above. - (2) Connect AJ71UC24 terminals SDA with RDA and SDB with RDB. - (3) Connect the following terminals between the stations: - SDA (or RDA) and SDA (or RDA) - SDB (or RDB) and SDB (or RDB) - · SG and SG - FG and FG (not provided for the A0J2C25) - (4) Connect a terminal resistor in the final slave station. The terminal resistor should be used to ensure reliable data communication. ### POINT Communications using RS-422 or RS485 is possible in a multidrop link consisting of AJ71UC24 modules only. Conect terminal resistances of 330 $\Omega$ when RS-422 is used, or 110 $\Omega$ when RS-485 is used. ### 13.5 Self-loopback Test The self loopback test is used to check that the AJ71UC24 module is operating normally. This function is selected when SW11 is ON. ### 13.5.1 Procedure to carry out self-loopback test The procedure to carry out the self-loopback test is as follows: (Step 1) Connect the cables Connect cables to the RS-422/485 terminal blocks as shown below. | Signal Names | Cable Connections | |--------------|-------------------| | SDA | | | SDB | <u></u> | | RDA | | | RDB | | | SG | | | FG | | | NC | | ### (Step 2) Set the transmission specification setting switch - (a) Master station - Turn SW24 (master station/local station setting switch) ON. - Turn SW23 (computer link/mulitdrop link setting switch) OFF. - Turn SW11 (self-loopback test setting switch) ON. - Turn SW13 to SW15 (Transmission speed setting) to OFF/ON/ON(19200 BPS) or ON/ON/ON(38400 BPS). - (b) Local station - Turn SW24 (master station/local station setting switch) ON. - Turn SW23 (computer link/mulitdrop link setting switch) OFF. - Turn SW11 (self-loopback test setting switch ON. - Turn SW13 to SW15 (Transmission speed setting) to OFF/ON/ON(19200 BPS) or ON/ON/ON(38400 BPS). ### (Step 3) Execute the self-loopback test (a) Turn ON power to the PC CPU or reset the PC CPU. The AJ71UC24 starts checking automatically. (b) Checking RS-422/485 is checked. (The AJ71UC24 executes checking automatically.) The checking is completed within one second. (c) Check the LED display status as described in Section 13.2.2. Normal: Follow procedure (4) to complete the test. Error : Correct the error and repeat the self-loopback test. - (d) When checks are completed: - 1) Turn the power supply OFF. ### 13. SETTINGS AND PROCEDURES BEFORE OPERATION MELSEC-A - 2) Disconnect the cables. Connect the cables to perform multidrop link. - 3) Turn SW11 (self-loopback test setting switch) OFF (data transmission mode). ### 13.5.2 Self-loopback test operations | Check Items | Check Descriptions | Normal Indicator LED | | Error Indica | tor LED | Information Flow | | | |----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|-------------------|---------|------------------|--|--| | | Checks data sent<br>from RS-422/485<br>connector. If normal, | L4<br>(LED NO.20) | OFF | | | | | | | RS-422/485<br>communicatio<br>ns check | AJ71UC24 changes data and the procedure is repeated. If not normal, an error is indicated. An error is indicated if no cable is connected. | 4-SD<br>(LED NO.10) | Flashing | L4<br>(LED NO.20) | ON | RS-422/485 | | | | | | 4-RD<br>(LED NO.11) | | | | AJ71UC24 | | | <sup>\*</sup> The test continues even if an error occurred with a checking item. # 14. AJ71UC24 MASTER STATION # 14.1 Functions | • | item | Function | Ref. Section | |-----------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | Number of slave stations to be accessed | | Set the number of slave stations to be accessed. | 14.3.1 | | Initial<br>setting | Transmission precedence | Set the order in which salve stations are accessed during transmission sequence cycles. | 14.3.1 | | Ū | Amount of data communicated between stations | Set the number of bits to be communicated with each slave station. Maximum for network: 512 (256/512 points selectable) Maximum per slave station: receive 128, transmit 128 | 14.3.3 | | Off-communication station setting | | Sets all points of send data, to be transmitted to a specified slave station, to OFF and ignores received data. Stores OFF data to buffer memory receive data area. | 14.3.4 | | Pre-transmission sequence | | The AJ71UC24 transfers initial data slave stations to check the initial setting. When the response is correct, the AJ71UC24 proceeds to the data transmission sequence. | 14.6 | | Data transmission sequence | | The AJ71UC24 communicates with slave stations in accordance with the initial data. | | | | | In the event that a slave station goes down during communication, + 1) That slave station may disconnected for continued network processing; or 2) Data transmission over the network may be stopped. *: When 1) is selected, the faulty station can return to the link system by a return request | | | Transmission time monitoring | | The maximum and present transmission times can be monitored in batches to within 10 msec. (From buffer addresses 62H and 63H.) | 14.3.7 | | Loopback self-check | | The RS-422/485 port can be self-checked. | 13.5 | #### 14.2 I/O Signals List for PC CPU I/O device numbers depend on the AJ71UC24 I/O unit number. The device numbers indicated in the table below assume that the I/O unit number has been set to 0. (1) Input signals (AJ71UC24 to PC CPU) 16 points from Xn0 to XnF are provided. | Device | Signal Name | Description | |------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | Xn0 | During data transmission sequence | <ul> <li>On during normal data transmission sequence.</li> <li>Off indicates pre-transmission sequence or an error.</li> </ul> | | Xn1 | Pre-transmission sequence error | <ul> <li>On indicates an error during pre-transmission sequence.</li> <li>Switched off when Y(n+1)1 is turned on.</li> </ul> | | Xn2 | Data transmission sequence error | On indicates an error during data transmission sequence. | | | ( Valid when link processing setting ) is STOP (SW22 OFF). | Switched off when Y(n+1)1 is turned on. | | Xn3 | Data transmission sequence error | On indicates an error during data transmission sequence. | | | ( Valid when link processing setting ) is CONTINUE (SW22 ON). | Switched on by a return request when the faulty slave station retunes to the link system. | | Xn4<br>to<br>XnC | _ | Reserved | | XnD | WDT (Watch dog timer) error | Switched on when the AJ71UC24 watch dog timer times out. | | XnE<br>XnF | | Reserved | #### POINT Yn0 to YnF which are unused by the AJ71UC24 may be used as internal relays. (2) Output signals (PC CPU to AJ71UC24) 16 points from Y(n+1)0 to Y(n+1)F are provided. | Device | Signal Name | Description | |---------------|---------------|---------------------------------------------------------------------------| | Y(n+1)0 | Link start-up | Switch on to start up the AJ71UC24. Keep this signal on during operation. | | .(,,,,,,, | | Switch off to stop transmission. | | Y(n+1)1 | Error reset | Use this signal to turn off Xn1 or Xn2. | | Y(n+1)2<br>to | | Reserved | | Ÿ(n+1)F | _ | 110301104 | #### **IMPORTANT** Y(n+1)2 to Y(n+1)F are reserved for the use by the system and cannot be used by sequence programs. If any of these devices in used (ON/OFF) by a sequence program, correct operation of the AJ71UC24 are not guaranteed. #### 14.3 Buffer Memory The AJ71UC24 has a buffer memory for data communication with the PC CPU. For data transfer between the PC CPU and buffer memory, use the FROM and TO instructions. Buffer addresses are 16 bit locations. #### **POINT** Error codes (address 60H) must be removed from the buffer memory by resetting the PC. Codes are not cleared when the cause of the error is removed. The error code in address 60H is always the most recent one. #### 14.3.1 Accessed slave station/transmission priority Specify the number of slave stations to be accessed and their corresponding communication priority. Specify the number of slave stations at address 0H and station codes at addresses 1H to 8H. Data communication in mode in order of address numbers. | ОН | Number of accessed slave stations. (max. 8) | S | | Fixed | |----|---------------------------------------------|------------------|-----------|-------| | 1H | 1st accessed station | | | Code | | 2H | 2nd accessed station | | Station 1 | 62H | | зн | | | Station 2 | 63H | | 4H | | <b>—</b> | Station 3 | 64H_ | | | | Set fixed codes. | Station 4 | 65H | | 5H | | Oot lixed codes. | Station 5 | 66H | | 6H | | | Station 6 | 67H | | 7H | | | Station 7 | 68H | | 8H | Final accessed station | | Station 8 | 69H | ## POINT When the power is switched on or the PC CPU is reset, codes 62H to 69H are automatically written to addresses 1H to 8H by the OS as default values. Example: Specify slave station communication priority as: stations 2, 7, 4, 1 and 5 | 1H | 63H | |----|-----| | 2H | 68H | | зн | 65H | | 4H | 62H | | 5H | 66H | | 6H | | | 7H | | | 8H | | | | | Set the number of slave stations in buffer address OH. #### POINTS - (1) The "number of accessed slave stations" determines the maximum number of slave stations which may be accessed. If further stations are specified in the priority list, these are ignored. - (2) Error code "33" is written to address 60H if: - 1) The same station number is repeated; - The specified number of slave stations is greater than the number set in the priority list. (e.g. 5 stations specified at address 0H, but only three stations set to addresses 1H to 3H); or - 3) Any code other than 62H to 69H has been used in the priority list. #### 14.3.2 Number of communication data bits Specifies the number of bits used for transmit and receive data communication. Specify the number of receive bits at addresses 9H and 10H and the number of transmit bits at addresses 11H to 18H. Note the following restrictions: - (1) The total number of receive plus transmit bits for all stations must not exceed 256 or 512. - (2) The number of receive data points per station must not exceed 128. - (3) The number of transmit data points per station must not exceed 128. - (4) Communication data must be specified in batches of 8 bits. | 9H | Station 1 setting | | |-----|-------------------|-----------------------------------| | AH | Station 2 setting | | | ВН | Station 3 setting | | | СН | Station 4 setting | Number of bits of | | DH | Station 5 setting | input data<br>(Bits received) | | EH | Station 6 setting | | | FH | Station 7 setting | | | 10H | Station 8 setting | | | 11H | Station 1 setting | | | 12H | Station 2 setting | | | 13H | Station 3 setting | | | 14H | Station 4 setting | Number of bits of | | 15H | Station 5 setting | output data<br>(Bits transmitted) | | 16H | Station 6 setting | | | 17H | Station 7 setting | | | 18H | Station 8 setting | ] | | | | | # POINT If the communication data setting is not a multiple of 8, error code "33" is written to buffer address 60H. # Example: | | Station 1 | Station 2 | Station 4 | Station 5 | Station 7 | |--------|-----------|-----------|-----------|-----------|-----------| | Input | 8 | 24 | 16 | 0 | 0 | | Output | 16 | 8 | 16 | 16 | 16 | (Stations 1 and 2 = A0J2C25, stations 4, 5 and 7 = AJ71UC24 local) | 9H | 8 | ] | |-----|----|------------------| | AH | 24 | | | вн | 0 | | | CH | 16 | | | DH | 0 | Bits received | | ĒΗ | 0 | | | FH | 0 | | | 10H | 0 | J | | 11H | 16 | Ì | | 12H | 8 | | | 13H | 0 | | | 14H | 16 | Bits transmitted | | 15H | 16 | Bits transmitted | | 16H | 0 | | | 17H | 16 | • | | 18H | 0 | J | # 14.3.3 Maximum number of transmission points setting area This area is used to set the maximum number of transmission points, to be handled with remote and local stations, at 256 or 512 points. Write 0 or other number to buffer memory at address 1EH. # **POINT** The transmission data storage procedure differs according to the setting (256 or 512 points). If the setting is changed, setting of the read and write addresses used with the data transmission program needs to be modified. #### 14.3.4 Off-communication station setting area This area is used to set slave stations to the off-communication station. Write 0 for off-communication cancel or 1 for off-communication set to the lower 8 bits of buffer memory at address 1FH. #### 14.3.5 Communication data area Communication data between the master and slave stations is written to the lower 8 bits of buffer addresses 20H to 5FH. Received data is written to addresses 20H to 3FH. Data for transmission is written to addresses 40H to 5FH and then set to slave stations. This data area must be assigned to slave stations in order of station numbers (ignoring the transmission priority) in accordance with the number of bits specified for communication, starting at address 20H or 40H. This is illustrated in the following example: (1) When the maximum number of transmission points is set at 256. The following is the example of allocation of the transmission data storage areas when the maximum number of transmission points is set at 256 and the number of transmission points of each slave station is set as shown below. | | Station 1 | Station 2 | Station 3 | Station 4 | |----------------|-----------|-----------|-----------|-----------| | Receive points | 8 | 24 | 0 | 48 | | Send points | 24 | 16 | 24 | 16 | | | Unused | ON/OFF data | | |-----|--------|-----------------------------------------------------|---------| | | | (n+7)th point to "n"th point | | | 20H | | Points 1 to 8 of received data of Station 1 | | | 21H | | Points 1 to 8 of received data of Station 2 | | | 22H | | Points 9 to 16 of received data of Station 2 | | | 23H | | Points 17 to 24 of received data of Station 2 | | | 24H | | Points 1 to 8 of received data of Station 4 | | | 25H | | Points 9 to 16 of received data of Station 4 | | | 26H | | | ed data | | 27H | | Points 25 to 32 of received data of Station 4 | э агеа | | 28H | | Points 33 to 40 of received data of Station 4 | | | 29H | | Points 41 to 48 of received data of Station 4 | | | 2AH | | | | | to | | | | | 3FH | | J | | | 40H | | Points 1 to 8 of received data of Station 1 | | | 41H | | Points 9 to 16 of received data of Station 1 | | | 42H | | Points 17 to 24 of received data of Station 1 | | | 43H | | Points 1 to 8 of received data of Station 2 | | | 44H | | Points 9 to 16 of received data of Station 2 | | | 45H | | Points 1 to 8 of received data of Station 3 | | | 46H | | Points 9 to 16 of received data of Station 3 Send d | | | 47H | | Points 17 to 24 of received data of Station 3 | area | | 48H | | Points 1 to 8 of received data of Station 4 | | | 49H | | Points 9 to 16 of received data of Station 4 | | | 4AH | | | | | to | | | | | 5FH | | | | (2) When the maximum number of transmission points is set at 512. The following is the example of allocation of the transmission data storage areas when the maximum number of transmission points is set at 512 and the number of transmission points of each slave station is set shown below. | | Station 1 | Station 2 | Station 3 | Station 4 | |----------------|-----------|-----------|-----------|-----------| | Receive points | 8 | 24 | 0 | 48 | | Send points | 24 | 16 | 24 | 16 | | | ON/OF | | | |-----|------------------------------------------------|-----------------------------------------------|---------------| | | (n+7)th point to (Higher 8 bit) to "n"th point | (n+7)th point to (Lower 8 bit) to *n*th point | | | 20H | Points 1 to 8 of received data of Section 2 | Points 1 to 8 of received data of Section 1 | } | | 21H | Points 17 to 24 of received data of Section 2 | Points 9 to 16 of received data of Station 2 | | | 22H | Points 9 to 16 of received data of Section 4 | Points 1 to 8 of received data of Station 4 | | | 23H | Points 25 to 32 of received data of Section 4 | Points 17 to 24 of received data of Station 4 | Received data | | 24H | Points 41 to 48 of received data of Section 4 | Points 33 to 40 of received data of Station 4 | storage area | | 25H | | | | | to | | | | | 3FH | | | } | | 40H | Points 9 to 16 of received data of Section 1 | Points 1 to 8 of received data of Station 1 | ) | | 41H | Points 1 to 8 of received data of Section 2 | Points 17 to 24 of received data of Station 1 | | | 42H | Points 1 to 8 of received data of Section 3 | Points 9 to 16 of received data of Station 2 | | | 43H | Points 17 to 24 of received data of Section 3 | Points 9 to 16 of received data of Station 3 | Send data | | 44H | Points 9 to 16 of received data of Section 4 | Points 1 to 8 of received data of Station 4 | storage area | | 45H | | *** | | | to | | | | | 5FH | | | | #### 14.3.6 Faulty slave station indication Errors are indicated (0: no error, 1: error) for the appropriate station in the lower 8 bits of address 61H. - (1) With SW22 ON the faulty station is disconnected from the network which continues communication without that station. - (2) The error indication is cleared when the faulty station returns to the network after a return request is given or when the pre-transmission sequence is restarted after the error has been reset. #### 14.3.7 Communication time Each communication cycle time and the maximum cycle time are written in units of 10 msec. #### 14.3.8 Return request With SW22 ON writing 1 to the appropriate bit of address 70H returns the faulty station to the network. Writing 1 to the corresponding bit causes the pre-transmission sequence to be processed for the appropriate station. If this is completed normally, the data transmission sequence is executed for the next scan. (The corresponding bit is cleared when the OS receives the return request. # The following procedure is used to restore a station to the network when SW22 is ON. Error occurrence Read data of the faulty slave station indication area (61H) to check the faulty slave station number. Correct the error at the faulty station. Write "1" to a bit, which corresponds to the station to be returned, of address 70H of the return request area. # 14.4 Data Communications Methods with Slave Stations with the Maximum Communications Point Setting of 256 Points #### 14.4.1 Communication with A0J2C25 (1) Data transmitted from AJ71UC24 to A0J2C25 Transmitted AJ71UC24 buffer bits correspond to A0J2C25 outputs (Y) as indicated below: Writing ON/OFF data to the relevant AJ71UC24 buffer transmission data bits switches the corresponding A0J2C25 outputs (Y) on or off, (e.g. "1" written to bit 0 (1st point) of address AH, switches Y20 on at the A0J2C25 station). #### POINT The number of I/O points of I/O modules (A0J2-E56[ ][ ], E28[ ][ ], E32[ ], E24[ ]) connected to the A0J2C25 is fixed to 32 input points and 24 output points per module regardless of the module type. If a 28-point module is connected to the A0J2C25, the transmission data of the AJ71UC24 which corresponds to 14 output points of the second half is ignored. If an input module is connected to the A0J2C25, the transmission data of the AJ71UC24 which corresponds to 24 output points is ignored because there is no corresponding output points. Example: When the number of transmission data points is set at 40 points in the system shown below: # (2) Data received from A0J2C25 by AJ71UC24 Bits received by the AJ71UC24 buffer memory correspond to A0J2C25 inputs (X) as shown below: Switching the A0J2C25 inputs on or off causes the corresponding AJ71UC24 buffer bits to switch between 1 and 0 respectively. (e.g. switching X1 on at the remote station, causes bit 1 in buffer address BH to switch on) #### POINT The number of I/O points of I/O modules (A0J2-E56[ ][ ], E28[ ][ ], E32[ ], E24[ ]) connected to the A0J2C25 is fixed to 32 input points and 24 output points per module regardless of the module type. If a 28-point module is connected to the A0J2C25, the data received by the AJ71UC24 which corresponds to 16 input points of the second half is set to OFF ("0"). If an output module is connected to the A0J2C25, the data received by the AJ71UC24 which corresponds to 32 input points is set to OFF ("0") because there is no corresponding input signals. Example: When the number of receive data points is set at 48 points in the system shown below: # 14.4.2 Communication with local station (AJ71UC24) #### (1) Data output from master to local station For data transmission from the master to the local station, master buffer bits correspond to local buffer bits as illustrated below. Writing ON/OFF data to master buffer bits switches the corresponding local buffer bits on/off. (e.g. "1" written to bit 0 of the master AJ71UC24 buffer address AH, switches bit 0 of the appropriate local AJ71UC24 buffer address 10H "on".) #### (2) Data input from the local to the master station When receiving data from the local station, the master buffer bits correspond to the local buffer bits as shown below: Writing ON/OFF data to local buffer bits switches the corresponding master buffer bits on/off. (e.g. "1" written to bit 0 of the local AJ71UC24 buffer address 30H, switches bit 0 of the master AJ71UC24 buffer address BH "on".) # 14.5 Data Communication with Slave Stations when the Maximum Number of Transmission Points is Set at 512 This section describes the data communication between the AJ71UC24 and slave stations (A0J2C25, AJ71UC24 (local station)) when the maximum number of transmission points is set at 512. #### 14.5.1 Communication with A0J2C25 #### (1) Data transmission from AJ71UC24 to A0J2C25 Transmitted AJ71UC24 buffer bits correspond to A0J2C25 outputs (Y) as indicated below: (a) When the previous station uses higher 8 bits #### (b) When the previous station uses only the lower 8 bits (c) Writing ON/OFF data to the relevant AJ71UC24 buffer transmission data bits switches the corresponding A0J2C25 outputs (Y) on or off. e.g. if "1" is written to bit 0 of address AH in the condition (a), or if "1" is written to bit 8 of address AH in the condition (b), Y20 at the A0J2C25 is switched on. #### POINT The number of I/O points of I/O modules (A0J2-E56[ ][ ], E28[ ][ ], E32[ ], E24[ ]) connected to the A0J2C25 is fixed to 32 input points and 24 output points per module regardless of the module type. If a 28-point module is connected to the A0J2C25, the transmission data of the AJ71UC24 which corresponds to 14 output points of the second half is ignored. If an input module is connected to the A0J2C25, the transmission data of the AJ71UC24 which corresponds to 24 output points is ignored because there is no corresponding output points. Example: When the number of transmission data points is set at 40 points in the system shown below. ## (2) Data received from A0J2C25 by AJ71UC24 Bits received by the AJ71UC24 buffer memory correspond to A0J2C25 inputs (X) as shown below: (a) When the previous station uses higher 8 bits #### (b) When the previous station uses only the lower 8 bits (c) Writing ON/OFF data to the relevant AJ71UC24 buffer transmission data bits switches the corresponding A0J2C25 outputs (Y) on or off. e.g. when X1 at the A0J2C25 is switched ON, "1" is written to bit 1 of address BH of the AJ71UC24 in the condition (a), or to bit 9 of address BH in the condition (b). #### **POINT** The number of I/O points of I/O modules (A0J2-E56[ ][ ], E28[ ][ ], E32[ ], E24[ ]) connected to the A0J2C25 is fixed to 32 input points and 24 output points per module regardless of the module type. If a 28-point module is connected to the A0J2C25, the data received by the AJ71UC24 which corresponds to 16 input points of the second half is set to OFF ("0"). If an output module is connected to the A0J2C25, the data received by the AJ71UC24 which corresponds to 32 input points is set to OFF ("0") because there is no corresponding input signals. Example: When the number of receive data points is set at 48 points in the system shown below: #### 14.5.2 Communication with local station (AJ71UC24) (1) Data output from master to local station For data transmission from the master to the local station, master buffer bits correspond to local buffer bits as illustrated below. (a) When the previous station uses higher 8 bits (b) When the previous station uses only the lower 8 bits (c) Writing ON/OFF data to master buffer bits switches the corresponding local buffer bits on/off. e.g. "1" is written to bit 0 of address AH in the condition (a), or if "1" is written to bit 8 of address AH in the condition (b), bit 0 (point 1) of address 10H at the local station is set to "1". (2) Data input from the local to the master station When receiving data from the local station, the master buffer bits correspond to the local buffer bits as shown below. (a) When the previous station uses higher 8 bits (b) When the previous station uses only the lower 8 bits (c) Writing ON/OFF data to local buffer bits switches the corresponding master buffer bits on/off. e.g. if "1" is written to bit 1 (point 2) of address 30H at the local station, bit 1 (point 2) of address BH at the master station in the condition (a), or bit 9 of address BH at the master station in the condition (b) is set to "1". #### 14.6 AJ71UC24 Control - (1) Approximately 500 msec after Y(n+1)0 is switched on, the pre-transmission sequence checks the link status and I/O points. - (2) The pre-transmission sequence is for the processing which confirms connection with slave stations, number of I/O points, etc. - (3) When the pre-transmission checks are complete, the data transmission sequence is started automatically and Xn0 is switched on. I/O data communication cycles are repeated between the master and slave stations in the order specified for the transmission priority. Xn0 should be used as an interlock in the sequence program to prevent buffer memory transactions from being processed during the data transmission sequence. (4) The data transmission sequence is for the I/O data send/receive processing with slave stations. Data communication is executed with slave stations in the order specified for transmission priority. After completing data transmission with all the set slave stations, data communication is executed with the first slave station. Data communication is repeated cyclically in this manner. #### 14.7 Error Control #### 14.7.1 Pre-transmission error processing - (1) Any error which occurs during the pre-transmission sequence, will cause communication with all slave stations to be stopped and: - (a) AJ71UC24 Xn1 turns on; - (b) "L2" LED on the AJ71UC24 front is lit; - (c) The error code is written to buffer address 60H. (For error codes, see Sections 6.1 and 6.2) - (2) Restart the pre-transmission sequence: - (a) Switch on Y(n+1)1 in the sequence program to reset the error. (Xn1 turns off automatically.) - (b) Switch on Y(n+1)0 in the sequence program. - (3) Sequence error and restart control timing chart - (a) Switch on Xn1 to reset Y(n+1)0 (in the sequence program). - (b) Switch on Y(n+1)1 in the sequence program, Xn1 automatically switches off. - (c) When Xn1 turns off, Y(n+1)1 is switched off in the sequence program. - (d) Switch on Y(n+1)0 in the sequence program, to restart the pre-transmission sequence. #### 14.7.2 Data transmission error processing Any error which occurs during the data transmission sequence, will have one of the following effects: the faulty station may be disconnected from the network for continued link operation or communication between all stations may be stopped (depends on SW22 setting) and: - (1) 1 (master): 1 (slave) ratio and SW22 off - (a) Xn2 switches on and Xn0 off. - (b) The "L1" LED on the AJ71UC24 front turns off and the "L3" LED is lit. - (c) The error code is written to buffer address 60H. - (2) Restart the data transmission sequence: - (a) Switch on Y(n+1)1 in the sequence program to reset the error. (Xn2 turns off automatically.) - (b) Switch on Y(n+1)0 in the sequence program to execute the pre-transmission sequence. - (3) Sequence error and restart control timing chart - (a) Switch Xn2 on, to switch off Y(n+1)0 (in the sequence program). - (b) Switch on Y(n+1)1 in the sequence program, Xn2 switches off automatically. - (c) When Xn2 turns off, Y(n+1)1 is turned off in the sequence program. - (d) Switch on Y(n+1)0 in the sequence program, to restart the pre-transmission sequence. (4) 1 (master): n (slave) ratio and SW22 on (3 slave stations in the following chart) - About 500 ms after Y(n+1)0 switches on, the pre-transmission sequence is started at station 1 ((a)). ((a) → (b) → (c)) - After completion of the pre-transmission at the final station, the data transmission sequence is commenced at station 1 ((A)). - For an error occurring at station 2 ((E)) during the data transmission sequence, the handshake signals between the AJ71UC24 (master) and PC CPU and the data between the master and slave stations are transferred as follows: - 1) When the error occurs, Xn3 turns on and the "L6" LED is lit. - 2) The data transmission sequence is stopped at station 2 and initiated at station 3. This sequence is executed at stations 1 and 3 until station 2 returns to the link system. 3) To return station 2 to the link system after the error is removed, "1" must be written to the appropriate bit of buffer address 70H in the sequence program. The pre-transmission sequence is executed during the first communication with Station 2 at about 500 msec after a return request was issued. When the pre-transmission sequence is complete at station 2, Xn3 and the "L6" LED automatically switch off. #### 14.8 Off-communication Control The following describes the control processings when a slave station (A0J2C25, AJ71UC24 (local station), manifold serial transfer device) is set to off-communication state by the master station. #### (1) Control processings in off-communication state #### (a) Setting and cancel of off-communication Off-communication state is set by writing "1" or canceled by writing "0" to a bit which corresponds to a target slave station at address 1FH of buffer memory. (Refer to Section 14.3 for detail of buffer memory.) #### (b) Transmission data in off-communication state #### 1) Send data OFF data is sent to an off-communication station regardless of data in the send data area which corresponds to the off-communication station. #### 2) Receive data OFF data ("0") is written to the receive data area which corresponds to the off-communication station regardless of data received from the slave (off-communication) station. # (c) Timing chart The following is the timing chart of control processings in off-communication state. memory 1FH. ("1" is written to a bit which corresponds to the target slave station.) buffer memory 1 FH. ("0" is written to a bit which corresponds to the target slave station.) #### (2) Control processings when an error occurs in off-communication state Control processings when an error occurs in off-communication state differ according to link process setting ("STOP" (SW22 OFF) or "CONTINUE" (SW22 ON)) when an error occurs at a slave station, as described below: (a) When link process setting when an error occurs at a slave station is "STOP" When an error occurs at a slave station or an off-communication station, the master station suspends the data transmission sequence. When the link start-up signal is given after the error reset, the pre-transmission sequence starts after 500 msec, and then, the data transmission sequence starts restoring off-communication state. The following is the timing chart of the control processings. # REMARK The off-communication setting is not cleared by error occurrence (Xn2 ON) or error reset (Y(n+1)1 ON). (b) When link process setting when an error occurs at a slave station is "CONTINUE" When an error occurs at an off-communication station, the master station suspends communication with the station. When an error return request signal is given, the pre-transmission sequence starts, and then, off-communication state is restored. The following is the timing chart of the control processings: ## 14.9 Transmission Delay Time During transmission between the AJ71UC24 and a slave station, there is a delay until one receives data from the other. The delay time per station may be found from the following expression. When there are more than one slave station, add the delay times for each station. Delay time= $$(\frac{X}{8}) \times 0.74 + (\frac{Y}{8}) \times 0.86 + 6.1$$ [msec] where X = number of points input from a corresponding station Y = number of points output to a corresponding station #### 14.10 Transmission Stop Detection Time (1) Slave stations detect a AJ71UC24 transmission stop in the order set as the transmission priority, starting at the slave station next to the one that made the final communication with the AJ71UC24. For example, if the AJ71UC24 stops transmission during communication with station 3 and the transmission priority is set as 5, 2, 3, 1, 7, the order in which the slave stations detect the stopped transmission is 1, 7, 5, 2, 3. - (2) Times required to detect stopped transmission: - (a) For the first detecting station Max. 500 msec after the AJ71UC24 stops transmission (b) For other slave stations $$\frac{10}{\text{Transmission speed}} \times (6 + \frac{X + Y}{4}) + 2 \text{ [msec]}$$ where X = number of input points at the preceding station Y = number of output points at the preceding station #### **POINTS** - (1) The A0J2C25 switches all outputs off when a stop in transmission is detected. - (2) The AJ71UC24 buffer memory retains data after the transmission stop. - (3) The A0J2CPU can detect a AJ71UC24 transmission stop from the ON/OFF status of Xn0, Xn1 and Xn2. (For I/O unit number 0) #### 14.11 Programming # 14.11.1 Notes on programming - (1) The AJ71UC24 buffer memory data is initialized by: - (a) Resetting the PC CPU; or - (b) Switching the PC power off then on - (2) The initial data in the buffer memory is written to the AJ71UC24 operating system (OS) when Y(n+1)0 switches on. - Hence data at buffer addresses 0H to 18H cannot be rewritten during the pre-transmission or data transmission sequence. - (3) For transmission delays between the PC CPU and slave stations, see Section 14.9. - (4) For details on the use of the FROM and TO instructions for data communication with the PC CPU, see the Programming Manual. #### 14.11.2 Initial data write See Section 14.3 for buffer memory addresses. #### PROGRAM CONDITIONS - (1) AJ71UC24 I/O unit number = 0......X00 to X1F, Y00 to Y1F - (2) Number of slave stations ...... 6 - (3) Transmission precedence ...... Stations 1, 2, 5, 6, 4, 3 - (4) Transferred points..... | | Station 1 | Station 2 | Station 3 | Station 4 | Station 5 | Station 6 | |---------------------|-----------|-----------|-----------|-----------|-----------|-----------| | Received points | 16 | 8 | 32 | 16 | 0 | 0 | | Transmission points | 16 | 8 | 32 | 8 | 16 | 16 | # PROGRAM EXAMPLE #### 14.11.3 Start-up and error reset Assume the AJ71UC24 I/O numbers to be X00 to X1F, Y00 to Y1F. (1) When link process setting when an error occurs at a slave station is "STOP" (2) When link process setting when an error occurs at a slave station is "CONTINUE" (3) #### 14.11.4 Transmission data write # PROGRAM CONDITIONS - (1) AJ71UC24 I/O addresses ......X00 to X1F, Y00 to Y1F - (2) Number of slave stations ......3 Number of outputs..... Points 8 | | Station 1 | Station 2 | Station 3 | |--------|-----------|-----------|-----------| | Points | 8 | 16 | 8 | - (4) Max. number of transmission points ............. 256 - (5) M0 to M7 ON/OFF data is echoed at the 1st to 8th output devices in station 1. # PROGRAM EXAMPLE To control the ON/OFF statuses of outputs at station 1 # **EXPLANATION** - (1) Data is written to the specified buffer memory addresses in the AJ71UC24 by the TO instruction and is then automatically transmitted from the AJ71UC24 to slave stations. - (2) Data transmitted to stations 1 to 3 is written to the following AJ71UC24 buffer addresses: | | Maximum Number of<br>Transmission Points: 256 | Maximum Number of<br>Transmission Points: 512 | |------------------------------------------|-----------------------------------------------|-----------------------------------------------| | Send data of points 1 to 8 of station 1 | Lower 8 bits of address 40H | Lower 8 bits of address 40H | | Send data of points 1 to 8 of station 2 | Lower 8 bits of address 41H | Higher 8 bits of address 40H | | Send data of points 9 to 16 of station 2 | Lower 8 bits of address 42H | Lower 8 bits of address 41H | | Send data of points 1 to 8 of station 3 | Lower 8 bits of address 43H | Higher 8 bits of address 41H | # IMPORTANT The data store procedure of the send data area differs according to the setting of the maximum number of transmission points (256 or 512). When the maximum number of transmission points is set at 512, and, if the TO instruction is executed every 8 bits as shown by M0 to M7 in the example, "0" (OFF) is written to all of higher 8 bits. When the maximum number of transmission points is set at 512, data transmission should be executed in units of 16 bits (1 word). #### 14.11.5 Received data read #### PROGRAM CONDITIONS - (1) AJ71UC24 I/O addresses ......X00 to X10, Y00 to Y10 - (2) Number of slave stations ......3 - (3) Number of outputs..... | | Station 1 | Station 2 | Station 3 | |--------|-----------|-----------|-----------| | Points | 8 | 16 | 8 | (4) The ON/OFF statuses of 8 bits are read from station 2 to M16 to M23 in the CPU. Program example: When the maximum number of transmission points is set at 256 To detect and control each point of received ON/OFF data. Program example: When the maximum number of transmission points is set at 512 To detect and control each point of received ON/OFF data. #### **EXPLANATION** (1) Data is automatically received from slave stations and written to the specified buffer memory address in the AJ71UC24. Reading received data from the AJ71UC24 buffer memory using the FROM instruction allows the received data ON/OFF status to be used in the sequence program. (2) Data received from stations 1 to 3 is written to the following AJ71UC24 buffer addresses: | | Maximum Number of<br>Transmission Points: 256 | Maximum Number of<br>Transmission Points: 512 | |---------------------------------------------|-----------------------------------------------|-----------------------------------------------| | Receive data of points 1 to 8 of station 1 | Lower 8 bits of address 20H | Lower 8 bits of address 20H | | Receive data of points 1 to 8 of station 2 | Lower 8 bits of address 21H | Higher 8 bits of address 20H | | Receive data of points 9 to 16 of station 2 | Lower 8 bits of address 22H | Lower 8 bits of address 21H | | Receive data of points 1 to 8 of station 3 | Lower 8 bits of address 23H | Higher 8 bits of address 21H | #### IMPORTANT The data store procedure of the receive data area differs according to the setting of the maximum number of transmission points (256 or 512). When the maximum number of transmission points is set at 512, read of higher 8 bits only of each address is disabled. It is necessary to prepare a program that executes the FROM instruction every word and then processes higher 8 bits only by use of the sequence program. #### 14.11.6 Off-communication station set/cancel program The following is the example of a program used to set and cancel off-communication stations. (The I/O numbers of the AJ71UC24 are X00 to X1F and Y00 Y1F.) When the off-communication set command is turned ON, a bit which corresponds to the off-communication station is set to D1. When data of D1 is written to buffer memory address 1FH, the station which corresponds to the bit of the address is set to off-communication state. By writing "0", off-communication setting is canceled. #### 15. MULTIDROP LOCAL STATION #### 15.1 Functions | Item Function | | Ref. Section | |----------------------------|---------------------------------------------------------------------------------|--------------| | Pre-transmission sequence | The AJ71UC24 receives initial data from the master and responds. | 45.4 | | Data transmission sequence | After the pre-transmission sequence, the AJ71UC24 communicates with the master. | 15.4 | | Loopback self-check | RS422/485 port can be checked. | 13.5 | #### 15.2 Input Signals List for PC CPU Input device numbers depend on the AJ71UC24 I/O unit number. The following device numbers assume that the I/O unit number has been set to 0. | Device<br>Number | Signal Name | Description | |------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Xn0 | During data transmission sequence | On indicates normal data transmission sequence. Off indicates pre-transmission sequence or an error | | Xn1 | Pre-transmission sequence error | <ul> <li>On indicates an error during pre-transmission sequence.</li> <li>Switched off when the pre-transmission sequence with the master is normalized.</li> </ul> | | Xn2 | Data transmission sequence error | <ul> <li>On indicates an error during data transmission sequence.</li> <li>Switched off when the pre-transmission sequence with the master is restored.</li> </ul> | | Xn3<br>to<br>XnC | _ | Reserved | | XnD | Watch dog timer (WDT) error | Switched on when the AJ71UC24 WDT times out. | | XnE<br>XnF | <del>-</del> | Reserved | #### IMPORTANT - (1) Yn0 to YnF, which are unused by the AJ71UC24, may be used as internal relays. - (2) Y(n+1)0 to Y(n+1)F are reserved for the use by the system and cannot be used by sequence programs. If any of these devices in used (ON/OFF) by a sequence program, correct operation of the AJ71UC24 are not guaranteed. #### 15.3 Buffer Memory The AJ71UC24 has a buffer memory for data communication with the PC CPU. For data transfer between the PC CPU and buffer memory, use the FROM and TO instructions. Buffer addresses are 16 bit locations. #### **POINTS** \*1: Error codes (address 50H) must be removed from the buffer memory by resetting the PC. Codes are not cleared when the cause of the error is removed. The error code in address 50H is always the most recent one. \*2: Do not write data to the OS control areas. #### 15.3.1 Station number The station numbers are converted into fixed codes and are written to this area when the PC CPU is powered up or reset. #### 15.3.2 Number of bits received/transmitted The numbers of received and transmitted bits assigned by the master station are written to their respective areas on completion of the pre-transmission sequence. #### POINT This data is written automatically from the master station. Do not write data to the station number and received/transmitted point number areas. #### 15.3.3 Communication data Communication data between the master and slave stations is written to the lower 8 bits of buffer address 10H to 3FH. The received data is written to the received data area and data for transmission must be written to the transmission data area from the sequence program as illustrated below. #### 15.4 AJ71UC24 Control (1) Pre-transmission sequence When the power is switched on, the AJ71UC24 is initialized and waits for the pre-transmission sequence from the master station. - (2) During the pre-transmission sequence, the local AJ71UC24 confirms the link status and I/O points. - (3) Data transmission sequence When the pre-transmission checks are complete, the data transmission sequence is started automatically. After the first transmission sequence is finished, Xn0 is switched on (Assuming that the I/O unit number is 0). The transfer of data between the PC CPU and AJ71UC24 buffer must be started in the sequence program after Xn0 switches on. (4) When the master AJ71UC24 is connected to several slaves, Xn0 is switched on after completion of the first data transmission sequence. #### 15.5 Error Control #### 15.5.1 Pre-transmission error processing - (1) Any error which occurs during the pre-transmission sequence, will cause transmission to the master station to be stopped and: - (a) AJ71UC24 Xn1 switches on; - (b) "L2" LED on the AJ71UC24 front is lit; - (c) The error code is written to buffer address 50H. (For error codes, see Section 16.2) - (2) Sequence restart is controlled by the master after the error is removed. - (3) Sequence error control timing chart - (a) The error switches Xn1 on. - (b) After the pre-transmission sequence is completed without fault. Xn1 switches off automatically. #### 15.5.2 Data transmission error processing - (1) Any error which occurs during the data transmission sequence, will cause communication with the master station to be stopped, and: - (a) Xn2 switches on. - (b) The "L2" LED on the AJ71UC24 front is lit. - (c) The error code is written to buffer address 50H.(For error codes, see Section 16.2) - (2) Sequence restart is controlled by the master after the error is removed. - (3) Sequence error control timing chart. #### (a) 1 (master): 1 (slave) ratio and SW22 off - 1) The error switches Xn0 off and Xn2 on. - 2) Xn2 automatically switches off on normal completion of the restarted pre-transmission sequence. - 3) Xn0 switches on after completion of the first restarted data transmission sequence. #### POINT When an error occurs during the data transmission sequence, the received data area is not cleared. (b) AJ71UC24 as local station n and master station SW22 on (n = 3) - If an error occurs during the data transmission sequence ((C)) with station 3, the master station stops communication with station 3 and initiates the data transmission sequence with station 1 ((D)). Approx. 500 ms after the return request is given from the master station, the pre-transmission sequence is initiated at station 3. If this is completed without fault, then the data transmission sequence ((J)) is restarted. - 1) The error switches Xn0 off and Xn2 on. - 2) Xn0 switches on, Xn2 switches off when the data transmission sequence is completed ((J)) after the pre-transmission sequence at station 3. #### 15.6 Programming #### 15.6.1 Notes on programming - (1) The AJ71UC24 buffer memory data is initialized by: - (a) Resetting the PC CPU; or - (b) Switching the PC power off then on. - (2) The initial data (0H to 2H) in the buffer memory is written to the AJ71UC24 OS during the pre-transmission sequence. - (3) Hence data at buffer addresses 0H to 3H should not be rewritten during the pre-transmission or data transmission sequence. - (4) The PC CPU for transmission delays between the PC CPU and master station, see Section 14.9. - (5) The PC CPU for details on the use of the FROM and TO instructions for data communication with the PC CPU, see the Programming Manual. - (6) When the maximum number of transmission pints of the master station is set at either 256 or 512, a program used with local stations does not change. #### 15.6.2 Transmission data write ## PROGRAM CONDITIONS - (1) AJ71UC24 I/O addresses ......X00 to X1F, Y00 to Y1F - (2) M0 to M7 ON/OFF data is echoed at the 1st to 8th output devices at the master station. ## PROGRAM EXAMPLE To control the ON/OFF statuses of outputs at the master station #### **EXPLANATION** (1) Data is written to the specified buffer memory addresses in the AJ71UC24 by the TO instruction and is then automatically transmitted from the AJ71UC24 to the master station. #### 15.6.3 Received data read ## **PROGRAM CONDITIONS** - (1) AJ71UC24 I/O addresses ......X00 to X10, Y00 to Y10 - (2) The ON/OFF statuses of 8 bits in the master station are echoed at M16 to M23 in the PC CPU. ## PROGRAM EXAMPLE To detect and control each point of received ON/OFF data. ## EXPLANATION (1) Data written from the master station is automatically stored in the specified buffer memory addresses in the AJ71UC24. Reading received data from the AJ71UC24 buffer memory using the FROM instruction allows the received data ON/OFF status to be used in the sequence program. 1st to 8th device data ......Address 10H For further details, see Section 15.3.3. ## 16. TROUBLESHOOTING (MULTIDROP LINK FUNCTIONS) This chapter describes errors which can occur with the multidrop functions. #### 16.1 Error Codes (Master Station) During data transmission between the AJ71UC24 and slave stations appropriate error codes are written to buffer address 60H to define the error as follows: | Error<br>Code<br>(Hexadeci<br>mal) | | Description | LED<br>Signal | Remedy | | |------------------------------------|----------------------------------|---------------------------------------------------------------------------|-------------------------------------|-----------------|--------------------------------------------------------------| | 01H (1) | | | During communication with station 1 | | | | 02H (2) | | | During communication with station 2 | | | | 03H (3) | | Any of the following errors has occurred | During communication with station 3 | | Check initial data. | | 04H (4) | | during pretransmission sequence. | During communication with station 4 | | Check DIP switches. Check slave station | | 05H (5) | Pretrans-<br>mission<br>sequence | Initial data setting error DIP switch setting error | During communication with station 5 | *1<br>L2 ON | power. 4) Check cable. 5) Check terminal resistor. | | 06H (6) | -34-330 | <ul><li>Cable connection error</li><li>Data communication error</li></ul> | During communication with station 6 | Xn1 ON | of chock forming resistor. | | 07H (7) | | | During communication with station 7 | | | | 08H (8) | | | During communication with station 8 | | | | 09H (9) | | Initial data has not been tra<br>memory to the RS-422/485<br>buffer. | | | Check the number of FROM/TO instructions. Hardware fault | | 11H (17) | | | During communication with station 1 | *1<br>L3 ON | Check slave station power. | | 12H (18) | ! | | During communication with station 2 | | | | 13H (19) | | Any of the following errors has occurred | During communication with station 3 | | | | 14H (20) | Data | during data transmission sequence. | During communication with station 4 | | | | 15H (21) | transmis-<br>sion | Cable error Data communication error | During communication with station 5 | | 2) Check cable | | 16H (22) | sequence | | During communication with station 6 | Xn2 ON | | | 17H (23) | | | During communication with station 7 | | | | 18H (24) | | | During communication with station 8 | | | | 19H (25) | | Data cannot be transferred memory and the RS-422/48 communication buffer. | | | Check the number of FROM/TO instructions. Hardware fault | | 21H (33) | Pretrans-<br>mission<br>sequence | Initial data is wrong. | | L2 ON<br>Xn1 ON | Check initial data.<br>(See Section 13.3) | <sup>\*1:</sup> When SW22 (setting of link processing(slave station is faulty)) turns ON (continuation), "L6" LED turns ON, and Xn3 turns ON. ## 16.2 Error Codes (Local Station) During transmission between the master and slave stations appropriate error codes are written to buffer address 50H to define the error as follows: | Error<br>Code<br>(Hexa-<br>decimal) | | Description | | LED<br>Signal | Remedy | |-------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------|--------------------------------------------------------------| | 01H (1) | | | During communication with station 1 | | | | 02H (2) | | İ | During communication with station 2 | | | | 03H (3) | | Any of the following errors has occurred | During communication with station 3 | | Check initial data. | | 04H (4) | _ | during pretransmission sequence. | During communication with station 4 | | Check DIP switches. Check slave station | | 05H (5) | Pretrans-<br>mission<br>sequence | Initial data setting error DIP switch setting error Cable connection error Data communication error | During communication with station 5 | L2 ON<br>Xn1 ON | power. 4) Check cable. 5) Check terminal resistor. | | 06H (6) | | | During communication with station 6 | 1 | 5) Check terminal resistor. | | 07H (7) | | | During communication with station 7 | | | | 08H (8) | | | During communication with station 8 | | | | 09H (9) | | Initial data has not been tra<br>memory to the RS-422/485<br>buffer. | | | Check the number of FROM/TO instructions. Hardware fault | | 11H (17) | | | During communication with station 1 | | | | 12H (18) | | | During communication with station 2 | | | | 13H (19) | | Any of the following errors has occurred | During communication with station 3 | | | | 14H (20) | Data | during data transmission sequence. | During communication with station 4 | | Check slave station power. | | 15H (21) | transmis-<br>sion | Cabl error Data communication error | During communication with station 5 | L3 ON<br>Xn2 ON | 2) Check cable | | 16H (22) | sequence | | During communication with station 6 | | | | 17H (23) | | | During communication with station 7 | | | | 18H (24) | | | During communication with station 8 | | | | 19H (25) | | Data cannot be transferred memory and the RS-422/48 communication buffer. | | | Check the number of FROM/TO instructions. Hardware fault | #### 16.3 Troubleshooting OFF This section describes basic troubleshooting procedures for the multidrop link functions. The User's Manuals give information on PC CPU module troubleshooting. ## 16.3.1 Troubleshooting flow chart #### 16.3.2 RUN LED turns OFF #### 16.3.3 L2 LED turns ON #### 16.3.4 L3 LED turns ON #### **APPENDICES** ## **APPENDIX 1 EXTERNAL VIEW** # APPENDIX 2 PRECAUTIONS CONCERNING COMPATIBILITY AND THE USE OF EXISTING PROGRAMS PREPARED FOR THE AJ71C24-S8 COMPUTER LINK MODULE The following sections describe the precautions which should be taken when using the AJ71UC24 link/multidrop link module (hereinafter called the AJ71UC24). These precautions cover its compatibility with the AJ71C24-S8 computer link module (hereinafter called the AJ71C24-S8), the use of the existing programs prepared for the AJ71C24-S8, and the procedures for changing, adding and installing modules to the existing network. #### 2.1 Compatibility The AJ71UC24 and the AJ71C24-S8 have the same dimensions, and can be installed in the same way. They also use the same basic programs (PC CPU programs and computer programs). Compatibility is maintained within the functions supported by the AJ71C24-S8. #### 2.2 Precautions When Using Existing Programs The following are the precautions for replacing the AJ71C24-S8 with the AJ71UC24: #### (1) Terminal resistance connection While the routine setting of terminal resistance for the AJ71C24-S8 via the RS-422 is made by switch, the AJ71UC24 must be connected with a terminal resistance proper for RS-422 or RS-485 communications. #### (2) I/O signals to PC CPU The request-to-switch-mode signal (Y(n+1)9) and the switch-completed signal (Xn9) are provided with the AJ71UC24. Normal mode switching from a PC CPU is executed by this request-to-switch-mode signal. #### 2.3 Function Comparison The following table shows the functions upgraded from the AJ71C24-S8 and newly equipped with the AJ71UC24. | Module<br>Function | AJ71C24-S8 | AJ71UC24 | Reference<br>Section | |-------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------| | Interface specification | • RS-232C, RS-422 | • RS-232C, RS-422/485 | Section 3.2.4 | | New buffer memory | _ | Stores RS-232C signal data and the statuses of the setting switches (for mode setting, station number setting, transmission specification setting) on the face of the AJ71UC24. | Section 3.7<br>Section 7.8<br>Section 7.9<br>Section 7.10 | | Mode switching function | Normal mode switching | Both normal and forced mode switching patterns are available. | Section 3.4 | | Multidrop link function | Unavallable | A link system (multidrop link system) can be built up between a master station and local or remote stations using an inexpensive RS-422/485 interfaces. | Chapters 13<br>to 16 | #### **APPENDIX 3 ASCII CODE TABLE** The codes are as shown in APPENDIX 4 in the AJ71C24-S8 User's Manual. #### APPENDIX 4 COMMUNICATIONS TIME BETWEEN A PC CPU AND AN AJ71UC24 While running, the PC CPU, in response to a request from the AJ71UC24, processes data by the number of processable points per communications, as shown in Section 3.3.1, after executing an END instruction. The intervening times (i.e. by how much the scan time increases) for each processing operation and its corresponding processing times (indicated in number of scans) are shown below. #### (1) ACPU common commands | - | | | | Intervening Times (Scan Time Increases) | | | | | Scan Count | |---------------------------------------|----------------------------|---------------------------|--------------|-----------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|-------------------------------|-------------------------------------------------------------| | item | | | Com-<br>mand | A0J2H,<br>A1S, A1N,<br>A2N, A3N | АЗН | AnA | Access<br>Data Unit | Required<br>for<br>Processing | | | | | | Bit units | BR | 0.76 ms | 0.57 ms | 1,38 ms | 256 points | 1 scan (2<br>scans for | | | | Batch read | Word units | WR | 1.13 ms | 0.81 ms | 2.42 ms | 64 points | device "R" | | | }<br>[ | | Bit units | BW | 1.13 ms | 0.94 ms | 1.06 ms | 160 points | 2 scans (1 | | | | Batch write | Word units | ww | 1.13 ms | 0.84 ms | 2.60 ms | 64 points | scan when<br>"enable during<br>RUN" is set,<br>excluding R) | | | Device<br>memory | | Bit units | ВТ | 1,13 ms | 0.90 ms | 1.06 ms | 20 points | 2 scans (1 | | | , i | Test<br>(random wrîte) | Word units | wt | 1,13 ms | 0.90 ms | 1.06 ms | 10 points | "enable during<br>RUN" is set,<br>excluding R) | | Device data | | | Bit units | вм | | - | - | | | | | | Monitor data registration | Word units | WM | _ | _ | _ | _ | 1 scan for<br>device "R" only | | | | Monitor | Bit units | MB | 2.02 ms | 0.93 ms | 1.46 ms | 40 points | -i 1 scan | | | | | Word units | MN | 2.08 ms | 0.96 ms | 1.47 ms | 20 points | | | | | Batch read Batch write | | ER | 1.27 ms | 0.76 ms | 2.42 ms | 64 points | 2 scans (3 | | | | | | EW | 1.27 ms | 0.76 ms | 2.60 ms | 64 points | scans for ET<br>(only<br>AnACPU)) | | | Extension file<br>register | Test (random w | rite) | ET | 1.31 ms | 0.87 ms | 0.97 ms | 10 points | Anacpu)) | | | | Monitor data re | gistration | EM | | | <u> </u> | <u> </u> | | | | | Monitor | | ME | 1.75 ms | 0.98 ms | 1.42 ms | 20 points | 1 scan | | | Buffer memory | Batch read | | CR | | | | | _ | | | Donor momery | Batch write | | cw | | | | | | | | | Batch read | | TR | FROM<br>instruction | FROM<br>instruction | FROM<br>instruction | | 1 scan | | Special function module buffer memory | | Batch write | | TW | processing<br>time<br>+<br>1.13 msec. | processing<br>time<br>+<br>0.81 msec. | processing<br>time<br>+<br>0.75 msec. | 128 bytes | 2 scans (1<br>scan when<br>"enable during<br>RUN" is set) | | | | Ratch read | Main | MR | 1.20 ms | 0.78 ms | 0.70 ms | | 1 scan | | Program | Sequence | Batch read | Sub | SR | 1.20 ms | 0.84 ms | 0.70 ms | 64 steps | | | | program | Batch write | Main | MW | 1.35 ms | 0.75 ms | 0.70 ms | | 2 scans | | | | Daten wills | Sub | sw | 1.70 ms | 0.76 ms | 0.70 ms | | | | | <u> </u> | | | inter | Scan Count | | | | | | |-----------|---------------|------------------------------|--------------|---------------------------------|------------|---------|---------------------|-------------------------|-----------|---------| | ltem<br>_ | | | Com-<br>mand | A0J2H,<br>A1S, A1N,<br>A2N, A3N | АЗН | AnA | Access<br>Data Unit | Required for Processing | | | | | | Batch read | Main | UR | 1.35 ms | 0.76 ms | | | | | | | Microcomputer | Baich read | Sub | VR | 1.35 ms | 0.76 ms | ] _ | 128 bytes | 2 scans | | | | program | Batch write | Main | υ <b>w</b> | 1.35 ms | 0.73 ms | | 120 5)100 | | | | D | | Batch Write | Sub | vw | 1.53 ms | 0.73 ms | | | | | | Program | i | Comment Batch read | | | KR | 1.35 ms | 0.76 ms | 2.42 ms | 120 buton | 2 scans | | | Comment | Batch write | | кw | 1.53 ms | 0.73 ms | 2.60 ms | 128 bytes | Z SCAIIS | | | | | Batch read | | PR | 0.68 ms | 0.50 ms | 2.42 ms | 128 bytes | 2 scans | | | | Parameter | Batch write Analysis request | | PW | - | _ | _ | _ | | | | | | | | PS | _ | | | | _ | | | | | Remote RUN | | RR | | | | | 1 | | | PC CPU | PC CPU | | Remote STOP | | _ | . – | _ | _ | _ | | | | | PC model rea | d | PC | _ | - | _ | _ | <u> </u> | | | Global | Global | | | GW | _ | _ | _ | _ | _ | | ## (2) AnACPU dedicated commands | | | em | Com- | Intervening Times (Scan Time<br>Increases) | | Scan Count<br>Required for | | |-------------------------|-------------------|---------------------|------------|--------------------------------------------|-----------|----------------------------|-----------------------------------------------------| | | , com | | | mand | AnA | Access Data Unit | Processing | | - | | Batch read | Bit units | JR | 1,19 ms | 256 points | 1 scan (2 scans for | | | | Batch read | Word units | QR | 2.07 ms | 64 points | device "R" only) | | | 1 | | Bit units | υW | 0.99 ms | 160 points | 2 scans (1 scan<br>when "enable | | Device memory | | Batch write | Word units | QW | 2.32 ms | 64 points | during RUN is set,<br>excluding R) | | | | Bit units | JT | 0.91 ms | 20 points | 2 scans (1 scan | | | | | Test (random write) | Word units | QT | 0,93 ms | 10 points | when *enable<br>during RUN* is set,<br>excluding R) | | | | Monitor data | Bit units | JM | _ | | | | | | registration | Word units | QM | | _ | 1 scan for device<br>"R" only | | | | Manitar | Bit units | MJ | 1.34 ms | 40 points | 1 scan | | | | Monitor | Word units | MQ | 1.35 ms | 20 points | T scan | | | F.A i - Ella | Direct read | | NR | 2.30 ms | 64 points | 3 scans (4 scans<br>when a set range | | Extension file register | | Direct write | | NW | 2.57 ms | 64 points | covers several<br>blocks) | | | F.A i.a. and | Batch read | | DR | 2.31 ms | 128 bytes | 2 scans | | Program | Extension comment | Batch write | <u>-</u> - | DW | 2.59 ms | - iza cytes | & source | ## POINTS - (1) The PC CPU can perform only one of these operations with each END processing. If the A6GPP and the AJ71UC24 access a given PC CPU at the same time, one processing must wait until the other processing is completed. The scan count required for processing, therefore, further increases. - (2) Even though communications using the AJ71UC24 is not performed, the scan time increases by approximately 0.2 msec. (or 0.1 msec. with the A3HCPU and the AnACPU). #### APPENDIX 5 SPECIAL FUNCTION MODULE BUFFER MEMORY ADDRESSES The details are as described in APPENDIX 7 in the AJ71C24-S8 User's Manual. ## APPENDIX 6 PRECAUTIONS DURING COMMUNICATIONS WHEN USING RS-422/485 INTERFACE The details are as described in APPENDIX 6 in the AJ71C24-S8 User's Manual. # APPENDIX 7 SEQUENCE PROGRAM EXAMPLES SHOWING HOW TO OUTPUT WORD DEVICE DATA TO THE PRINTER IN THE NO-PROTOCOL MODE The details are as described in APPENDIX 8 in the AJ71C24-S8 User's Manual. # APPENDIX 8 EXAMPLE OF A SEQUENCE PROGRAM FOR DATA COMMUNICATIONS IN THE BIDIRECTIONAL MODE The details are as described in APPENDIX 9 in the AJ71C24-S8 User's Manual. #### APPENDIX 9 AJ71UC24 SETTING RECORD FORM The record form described here is designed to record the settings of the AJ71UC24 for computer linking. Use this form to keep the record of the settings of the AJ71UC24 or to prepare computer link programs for PC CPUs and computers. Make and use duplications of this form. ## Method of entry #### (1) Number and date Enter the number of the record form and the date at the top right corner of the form. #### (2) Settings of the buffer memory special applications area Enter the set values, which change the default settings when the AJ71UC24 READY signal (Xn7) is turned ON, in the set value column. The settings required for the dedicated protocol and the no-protocol/bidirectional mode at the start-up of the AJ71UC24 are indicated with a o mark in the columns next to the address column. #### (3) Switch settings #### (a) Station number setting switch Enter the set values (value indicated by the arrow) in the columns of the tens digit and the ones digit of each station number. #### (b) Transmission specification setting switch Circle ON or OFF in the ON/OFF column according to the switch settings of the SW11 to the SW24. #### (c) Mode setting switch Enter the set value (value indicated by the arrow) in the mode setting switch column. ## REMARK The set value of each switch can be checked at buffer memory addresses 11EH to 11FH. Buffer memory | Record form No. Date | <br>• | | |----------------------|-------|--| Record of AJ71UC24 settings Settings of the buffer memory special applications area See Section 3.5 and Chapter 7. | T 1 | | | | · | | | |---------|-----------------------|-----------------|--------------------|-----------------------------------------------------------------------|-------------|-----------------------------------------| | Address | Dedicated<br>Protocol | No-<br>protocol | Bidirec-<br>tional | Name | Set Value | Default Setting | | 100H | | 0 | | No-protocol receive-completed code setting area | | 0D0AH(CR, LF) | | 101H | | | | Error LED ON status storage area | | 0 | | 102H | <u> </u> | | | Error LED turn OFF request area | | 0 | | 103H | ٥ | 0 | 0 | No-protocol word/byte setting area | | 0 (words) | | 104H | | 0 | 0 | No-protocol send buffer memory head address setting area | | 0 | | 105H | <u> </u> | 0 | . 0 | No-protocol send buffer memory length setting area | | Н08 | | 106H | | 0 | 0 | No-protocol receive buffer memory head address setting area | | Н08 | | 107Н | | • 0 | 0 | No-protocol receive buffer memory length setting area | | Hos | | 108H | | 0 | | No-protocol receive-completion data length setting area | | 127 (words) | | 109H | | - | | On-demand buffer memory head address setting area | | 0 | | 10AH | | | | On-demand data length setting area | | 0 | | 10BH | 0 | 0 | 0 | RS-232C CD terminal check setting area | - | 0 (Check CD enabled) | | 10CH | | | | On-demand error storage area | | 0 | | 10DH | | | | No-protocol received data clear request area | | 0 | | 10EH | | | | System area (unavailable) | | | | 10FH | 0 | 0 | 0 | RS-232C communications mode setting area | | 0 (Full-duplex) | | 110H | 0 | 0 | 0 | Simultaneous transmission priority/non-<br>priority setting area | - | 0 (Priority) | | 111H | 0 | 0 | 0 | Transmission method at transmission resume | · | 0 (Not retransmitted) | | 112H | | | 0 | Bidirectional mode setting area | | 0 (No-protocol mode) | | 113H | 0 | 0 | 0 | Time-out check time setting area | | 0 (Infinite) | | 114H | - | | 0 | Simultaneous transmission data valid/invalid setting area | | 0 (Date valid) | | 115H | | | 0 | Check sum enable/disable setting area | | 0 (Check sum enabled) | | 116H | | | | Data send error storage area | | 0 | | 117H | | | | Data receive error storage area | | 0 | | 118H | | | | Mode setting status storage area | | 1H to DH | | 119H | | | | Mode switching setting area | | 0 | | 11AH | 0 | 0 | 0 | Transmission time setting area | | 9 (DTR control) | | 11BH | 0 | 0 | 0 | DC1/DC3 control code setting area | | 1311H | | 11CH | 0 | 0 | ٥ | DC2/DC4 control code setting area | | 1412H | | 11DH | | | | RS-232C signal data storage area | | Depending on data communications status | | 1164 | | | | Mode setting switch/station number setting switch status storage area | <del></del> | Depending on switch | | 11FH | | | | Transmission specification setting switch status storage area | | status | ## Set value of switch - (1) Station number setting switch (See Section 4.3.3.) - (2) Transmission specification setting switch (See Section 4.3.2.) | | Setting Contents | Set Value | |------------------|---------------------------------|-----------| | (S) 1 8 0 X 10 | Tens digit of station number | | | (0) X1<br>(0) X1 | Ones digit of station<br>number | | | | Setting<br>Switch | Setting Item | Setting<br>Value | |----------------------|-------------------|------------------------------------|------------------| | | SE11 | Main channel | ON OFF | | | SW12 | Data bit | ON OFF | | | | Baud rate | _ | | —→ON | SW13 | | ON OFF | | SW11<br>SW12<br>SW13 | SW14 | Transmission speed | ON OFF | | SW14<br>SW15<br>SW16 | SW15 | ! | ON OFF | | SW17<br>SW18 | | <u> </u> | | | ON | SW16 | Parity bit presence/absense | ON OFF | | SW23<br>SW24 | SW17 | Even/odd parity | ON OFF | | | SW18 | Stop bit | ON OFF | | 1 | SW21 | Sum check enable/disable | ON OFF | | | SW22 | Write during RUN<br>enable/disable | ON OFF | | | SW23 | Computer link/multidrop link | ON OFF | | | SW24 | Unused | - | (3) Mode setting switch (See Section 4.3.1.) | | | | - | | |--------------|-------------------------|--------------------------|--------------------|-----------| | | Mode Setting Switch No. | Setting | | Set Value | | | | RS-232C | RS-422/485 | | | | | Unavailable | | | | MODE BCOCK O | 1 | Protocol 1 mode | No-protocol mode | | | | 2 | Protocol 2 mode | No-protocol mode | | | | 3 | Protocol 3 m ode | No-protocol mode | | | | 4 | Protocol 4 mode | No-protocol mode | | | | 5 | No-protocol mode | Protocol 1 mode | | | | 6 | No-protocol mode | Protocol 2 mode | | | | 7 | No-protocol mode | Protocol 3 mode | | | | 8 | Na-protocol mode | Protocol 4 mode | | | | 9 | No-protocol mode | No-protocol mode | | | | A | Protocol 1 mode | ↔ Protocol 1 mode | | | | В | Protocol 2 mode | Protocol 2 mode | | | | c | Protocol 3 mode | ++ Protocol 3 mode | | | | D | Protocol 4 mode | Protocol 4 mode | | | | Ε | Unavailable | | | | | F | Reserved for module test | | | #### **IMPORTANT** - (1) Design the configuration of a system to provide an external protective or safety inter locking circuit for the PCs. - (2) The components on the printed circuit boards will be damaged by static electricity, so avoid handling them directly. If it is necessary to handle them take the following precautions. - (a) Ground human body and work bench. - (b) Do not touch the conductive areas of the printed circuit board and its electrical parts with and non-grounded tools etc. Under no circumstances will Mitsubishi Electric be liable or responsible for any consequential damage that may arise as a result of the installation or use of this equipment. All examples and diagrams shown in this manual are intended only as an aid to understanding the text, not to guarantee operation. Mitsubishi Electric will accept no responsibility for actual use of the product based on these illustrative examples. Owing to the very great variety in possible applications of this equipment, you must satisfy yourself as to its suitability for your specific application. HEAD OFFICE: MITSUBISHI DENKI BLDG MARUNOUCHI TOKYO 100 TELEX; J24532 CABLE MELCO TOKYO NAGOYA WORKS: 1-14, YAOA-MINAMI 5, HIGASHI-KU, NAGOYA, JAPAN When exported from Japan, this manual does not require application to the Ministry of International Trade and Industry for service transaction permission. IB (NA) 66454-A (9312) MEE Printed in Japan Specifications subject to change without notice.